blob: 325346e29d36485b9771fe65619ed914b3357e47 [file] [log] [blame]
Soby Mathew991d42c2015-06-29 16:30:12 +01001/*
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +01002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Soby Mathew991d42c2015-06-29 16:30:12 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathew991d42c2015-06-29 16:30:12 +01005 */
6
7#include <arch.h>
8#include <arch_helpers.h>
9#include <assert.h>
10#include <bl_common.h>
Soby Mathew991d42c2015-06-29 16:30:12 +010011#include <context_mgmt.h>
Isla Mitchell99305012017-07-11 14:54:08 +010012#include <debug.h>
Soby Mathew991d42c2015-06-29 16:30:12 +010013#include <platform.h>
Jeenu Viswambharan55e56a92017-09-22 08:32:10 +010014#include <pubsub_events.h>
Soby Mathew991d42c2015-06-29 16:30:12 +010015#include <stddef.h>
16#include "psci_private.h"
17
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +010018/*
19 * Helper functions for the CPU level spinlocks
20 */
21static inline void psci_spin_lock_cpu(int idx)
22{
23 spin_lock(&psci_cpu_pd_nodes[idx].cpu_lock);
24}
25
26static inline void psci_spin_unlock_cpu(int idx)
27{
28 spin_unlock(&psci_cpu_pd_nodes[idx].cpu_lock);
29}
30
Soby Mathew991d42c2015-06-29 16:30:12 +010031/*******************************************************************************
32 * This function checks whether a cpu which has been requested to be turned on
33 * is OFF to begin with.
34 ******************************************************************************/
Soby Mathew85dbf5a2015-04-07 12:16:56 +010035static int cpu_on_validate_state(aff_info_state_t aff_state)
Soby Mathew991d42c2015-06-29 16:30:12 +010036{
Soby Mathew85dbf5a2015-04-07 12:16:56 +010037 if (aff_state == AFF_STATE_ON)
Soby Mathew991d42c2015-06-29 16:30:12 +010038 return PSCI_E_ALREADY_ON;
39
Soby Mathew85dbf5a2015-04-07 12:16:56 +010040 if (aff_state == AFF_STATE_ON_PENDING)
Soby Mathew991d42c2015-06-29 16:30:12 +010041 return PSCI_E_ON_PENDING;
42
Soby Mathew85dbf5a2015-04-07 12:16:56 +010043 assert(aff_state == AFF_STATE_OFF);
Soby Mathew991d42c2015-06-29 16:30:12 +010044 return PSCI_E_SUCCESS;
45}
46
47/*******************************************************************************
Soby Mathew991d42c2015-06-29 16:30:12 +010048 * Generic handler which is called to physically power on a cpu identified by
Soby Mathew6b8b3022015-06-30 11:00:24 +010049 * its mpidr. It performs the generic, architectural, platform setup and state
50 * management to power on the target cpu e.g. it will ensure that
51 * enough information is stashed for it to resume execution in the non-secure
52 * security state.
Soby Mathew991d42c2015-06-29 16:30:12 +010053 *
Soby Mathew3a9e8bf2015-05-05 16:33:16 +010054 * The state of all the relevant power domains are changed after calling the
Soby Mathew6b8b3022015-06-30 11:00:24 +010055 * platform handler as it can return error.
Soby Mathew991d42c2015-06-29 16:30:12 +010056 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +010057int psci_cpu_on_start(u_register_t target_cpu,
Sandrine Bailleux7497bff2016-04-25 09:28:43 +010058 entry_point_info_t *ep)
Soby Mathew991d42c2015-06-29 16:30:12 +010059{
60 int rc;
Soby Mathew9d754f62015-04-08 17:42:06 +010061 unsigned int target_idx = plat_core_pos_by_mpidr(target_cpu);
Soby Mathewca370502016-01-26 11:47:53 +000062 aff_info_state_t target_aff_state;
Soby Mathew991d42c2015-06-29 16:30:12 +010063
Sandrine Bailleux6181acb2016-04-22 13:00:19 +010064 /* Calling function must supply valid input arguments */
65 assert((int) target_idx >= 0);
66 assert(ep != NULL);
67
Soby Mathew991d42c2015-06-29 16:30:12 +010068 /*
69 * This function must only be called on platforms where the
70 * CPU_ON platform hooks have been implemented.
71 */
Soby Mathew3a9e8bf2015-05-05 16:33:16 +010072 assert(psci_plat_pm_ops->pwr_domain_on &&
73 psci_plat_pm_ops->pwr_domain_on_finish);
Soby Mathew991d42c2015-06-29 16:30:12 +010074
Soby Mathew9d754f62015-04-08 17:42:06 +010075 /* Protect against multiple CPUs trying to turn ON the same target CPU */
76 psci_spin_lock_cpu(target_idx);
Soby Mathew991d42c2015-06-29 16:30:12 +010077
78 /*
Soby Mathew991d42c2015-06-29 16:30:12 +010079 * Generic management: Ensure that the cpu is off to be
80 * turned on.
David Cunado06adba22017-07-19 12:14:07 +010081 * Perform cache maintanence ahead of reading the target CPU state to
82 * ensure that the data is not stale.
83 * There is a theoretical edge case where the cache may contain stale
84 * data for the target CPU data - this can occur under the following
85 * conditions:
86 * - the target CPU is in another cluster from the current
87 * - the target CPU was the last CPU to shutdown on its cluster
88 * - the cluster was removed from coherency as part of the CPU shutdown
89 *
90 * In this case the cache maintenace that was performed as part of the
91 * target CPUs shutdown was not seen by the current CPU's cluster. And
92 * so the cache may contain stale data for the target CPU.
Soby Mathew991d42c2015-06-29 16:30:12 +010093 */
David Cunado06adba22017-07-19 12:14:07 +010094 flush_cpu_data_by_index(target_idx, psci_svc_cpu_data.aff_info_state);
Soby Mathew85dbf5a2015-04-07 12:16:56 +010095 rc = cpu_on_validate_state(psci_get_aff_info_state_by_idx(target_idx));
Soby Mathew991d42c2015-06-29 16:30:12 +010096 if (rc != PSCI_E_SUCCESS)
97 goto exit;
98
99 /*
100 * Call the cpu on handler registered by the Secure Payload Dispatcher
101 * to let it do any bookeeping. If the handler encounters an error, it's
102 * expected to assert within
103 */
104 if (psci_spd_pm && psci_spd_pm->svc_on)
105 psci_spd_pm->svc_on(target_cpu);
106
107 /*
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100108 * Set the Affinity info state of the target cpu to ON_PENDING.
Soby Mathewca370502016-01-26 11:47:53 +0000109 * Flush aff_info_state as it will be accessed with caches
110 * turned OFF.
Soby Mathew991d42c2015-06-29 16:30:12 +0100111 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100112 psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
Soby Mathewca370502016-01-26 11:47:53 +0000113 flush_cpu_data_by_index(target_idx, psci_svc_cpu_data.aff_info_state);
114
115 /*
116 * The cache line invalidation by the target CPU after setting the
117 * state to OFF (see psci_do_cpu_off()), could cause the update to
118 * aff_info_state to be invalidated. Retry the update if the target
119 * CPU aff_info_state is not ON_PENDING.
120 */
121 target_aff_state = psci_get_aff_info_state_by_idx(target_idx);
122 if (target_aff_state != AFF_STATE_ON_PENDING) {
123 assert(target_aff_state == AFF_STATE_OFF);
124 psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
125 flush_cpu_data_by_index(target_idx, psci_svc_cpu_data.aff_info_state);
126
127 assert(psci_get_aff_info_state_by_idx(target_idx) == AFF_STATE_ON_PENDING);
128 }
Soby Mathew6b8b3022015-06-30 11:00:24 +0100129
130 /*
131 * Perform generic, architecture and platform specific handling.
132 */
Soby Mathew6b8b3022015-06-30 11:00:24 +0100133 /*
134 * Plat. management: Give the platform the current state
135 * of the target cpu to allow it to perform the necessary
136 * steps to power on.
137 */
Soby Mathew011ca182015-07-29 17:05:03 +0100138 rc = psci_plat_pm_ops->pwr_domain_on(target_cpu);
Soby Mathew991d42c2015-06-29 16:30:12 +0100139 assert(rc == PSCI_E_SUCCESS || rc == PSCI_E_INTERN_FAIL);
140
141 if (rc == PSCI_E_SUCCESS)
142 /* Store the re-entry information for the non-secure world. */
Soby Mathewb0082d22015-04-09 13:40:55 +0100143 cm_init_context_by_index(target_idx, ep);
Soby Mathewca370502016-01-26 11:47:53 +0000144 else {
Soby Mathew991d42c2015-06-29 16:30:12 +0100145 /* Restore the state on error. */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100146 psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_OFF);
Soby Mathewca370502016-01-26 11:47:53 +0000147 flush_cpu_data_by_index(target_idx, psci_svc_cpu_data.aff_info_state);
148 }
Soby Mathewb0082d22015-04-09 13:40:55 +0100149
Soby Mathew991d42c2015-06-29 16:30:12 +0100150exit:
Soby Mathew9d754f62015-04-08 17:42:06 +0100151 psci_spin_unlock_cpu(target_idx);
Soby Mathew991d42c2015-06-29 16:30:12 +0100152 return rc;
153}
154
155/*******************************************************************************
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100156 * The following function finish an earlier power on request. They
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100157 * are called by the common finisher routine in psci_common.c. The `state_info`
158 * is the psci_power_state from which this CPU has woken up from.
Soby Mathew991d42c2015-06-29 16:30:12 +0100159 ******************************************************************************/
Soby Mathew9d754f62015-04-08 17:42:06 +0100160void psci_cpu_on_finish(unsigned int cpu_idx,
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100161 psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +0100162{
Soby Mathew991d42c2015-06-29 16:30:12 +0100163 /*
164 * Plat. management: Perform the platform specific actions
165 * for this cpu e.g. enabling the gic or zeroing the mailbox
166 * register. The actual state of this cpu has already been
167 * changed.
168 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100169 psci_plat_pm_ops->pwr_domain_on_finish(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100170
Soby Mathew043fe9c2017-04-10 22:35:42 +0100171#if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Soby Mathew991d42c2015-06-29 16:30:12 +0100172 /*
173 * Arch. management: Enable data cache and manage stack memory
174 */
175 psci_do_pwrup_cache_maintenance();
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000176#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100177
178 /*
179 * All the platform specific actions for turning this cpu
180 * on have completed. Perform enough arch.initialization
181 * to run in the non-secure address space.
182 */
Soby Mathewd0194872016-04-29 19:01:30 +0100183 psci_arch_setup();
Soby Mathew991d42c2015-06-29 16:30:12 +0100184
185 /*
Soby Mathew9d754f62015-04-08 17:42:06 +0100186 * Lock the CPU spin lock to make sure that the context initialization
187 * is done. Since the lock is only used in this function to create
188 * a synchronization point with cpu_on_start(), it can be released
189 * immediately.
190 */
191 psci_spin_lock_cpu(cpu_idx);
192 psci_spin_unlock_cpu(cpu_idx);
193
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100194 /* Ensure we have been explicitly woken up by another cpu */
195 assert(psci_get_aff_info_state() == AFF_STATE_ON_PENDING);
196
Soby Mathew9d754f62015-04-08 17:42:06 +0100197 /*
Soby Mathew991d42c2015-06-29 16:30:12 +0100198 * Call the cpu on finish handler registered by the Secure Payload
199 * Dispatcher to let it do any bookeeping. If the handler encounters an
200 * error, it's expected to assert within
201 */
202 if (psci_spd_pm && psci_spd_pm->svc_on_finish)
203 psci_spd_pm->svc_on_finish(0);
204
Jeenu Viswambharan55e56a92017-09-22 08:32:10 +0100205 PUBLISH_EVENT(psci_cpu_on_finish);
206
Soby Mathew9d754f62015-04-08 17:42:06 +0100207 /* Populate the mpidr field within the cpu node array */
208 /* This needs to be done only once */
209 psci_cpu_pd_nodes[cpu_idx].mpidr = read_mpidr() & MPIDR_AFFINITY_MASK;
210
Soby Mathew991d42c2015-06-29 16:30:12 +0100211 /*
212 * Generic management: Now we just need to retrieve the
213 * information that we had stashed away during the cpu_on
214 * call to set this cpu on its way.
215 */
216 cm_prepare_el3_exit(NON_SECURE);
Soby Mathew991d42c2015-06-29 16:30:12 +0100217}