blob: 5e9b1d7280dd01afd5e2d924eff71a22e4201145 [file] [log] [blame]
Ryan Harkin25cff832014-01-13 12:37:03 +00001#
Madhukar Pappireddye17c82a2024-01-10 14:01:37 -06002# Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Ryan Harkin25cff832014-01-13 12:37:03 +00003#
dp-armfa3cf0b2017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Ryan Harkin25cff832014-01-13 12:37:03 +00005#
6
Chris Kaye9272152021-09-28 15:52:14 +01007include common/fdt_wrappers.mk
8
Soby Mathewb6f3b1f2016-04-07 17:40:04 +01009# Use the GICv3 driver on the FVP by default
10FVP_USE_GIC_DRIVER := FVP_GICV3
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000011
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000012# Default cluster count for FVP
13FVP_CLUSTER_COUNT := 2
14
Jeenu Viswambharan75421132018-01-31 14:52:08 +000015# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER := 4
17
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000018# Default number of threads per CPU on FVP
19FVP_MAX_PE_PER_CPU := 1
20
Manish V Badarkheb24c6372021-01-24 03:26:50 +000021# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
23FVP_GICR_REGION_PROTECTION := 0
24
Soby Mathew5f6412a2018-02-08 11:39:38 +000025FVP_DT_PREFIX := fvp-base-gicv3-psci
26
Chris Kay91dd2532023-06-05 17:22:54 +010027# Size (in kilobytes) of the Trusted SRAM region to utilize when building for
28# the FVP platform. This option defaults to 256.
29FVP_TRUSTED_SRAM_SIZE := 256
30
Madhukar Pappireddy3b228e12023-08-24 16:57:22 -050031# Macro to enable helpers for running SPM tests. Disabled by default.
32PLAT_TEST_SPM := 0
33
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010034# This is a very trickly TEMPORARY fix. Enabling ALL features exceeds BL31's
35# progbits limit. We need a way to build all useful configurations while waiting
36# on the fvp to increase its SRAM size. The problem is twofild:
37# 1. the cleanup that introduced these enables cleaned up tf-a a little too
38# well and things that previously (incorrectly) were enabled, no longer are.
39# A bunch of CI configs build subtly incorrectly and this combo makes it
40# necessary to forcefully and unconditionally enable them here.
41# 2. the progbits limit is exceeded only when the tsp is involved. However,
42# there are tsp CI configs that run on very high architecture revisions so
43# disabling everything isn't an option.
44# The fix is to enable everything, as before. When the tsp is included, though,
45# we need to slim the size down. In that case, disable all optional features,
46# that will not be present in CI when the tsp is.
Boyan Karatotev7b7bc132023-04-04 14:48:04 +010047# Similarly, DRTM support is only tested on v8.0 models. Disable everything just
48# for it.
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010049# TODO: make all of this unconditional (or only base the condition on
50# ARM_ARCH_* when the makefile supports it).
Boyan Karatotev7b7bc132023-04-04 14:48:04 +010051ifneq (${DRTM_SUPPORT}, 1)
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010052ifneq (${SPD}, tspd)
53 ENABLE_FEAT_AMU := 2
54 ENABLE_FEAT_AMUv1p1 := 2
55 ENABLE_FEAT_HCX := 2
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010056 ENABLE_FEAT_RNG := 2
57 ENABLE_FEAT_TWED := 2
Mark Brown326f2952023-03-14 21:33:04 +000058 ENABLE_FEAT_GCS := 2
Jayanth Dodderi Chidanandc8395cf2023-04-28 15:14:27 +010059ifeq (${ARCH}, aarch64)
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010060ifeq (${SPM_MM}, 0)
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010061ifeq (${CTX_INCLUDE_FPREGS}, 0)
62 ENABLE_SME_FOR_NS := 2
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +000063 ENABLE_SME2_FOR_NS := 2
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010064endif
65endif
66endif
67endif
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010068
69# enable unconditionally for all builds
70ifeq (${ARCH}, aarch64)
Govindraj Raja60f52662023-10-12 16:57:46 -050071 ENABLE_BRBE_FOR_NS := 2
Govindraj Raja28b525c2023-09-20 15:31:45 -050072 ENABLE_TRBE_FOR_NS := 2
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010073endif
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010074ENABLE_SYS_REG_TRACE_FOR_NS := 2
75ENABLE_FEAT_CSV2_2 := 2
Sona Mathew3b84c962023-10-25 16:48:19 -050076ENABLE_FEAT_CSV2_3 := 2
Andre Przywara1f55c412023-01-26 16:47:52 +000077ENABLE_FEAT_DIT := 2
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010078ENABLE_FEAT_PAN := 2
Maksims Svecovsdf4ad842023-03-24 13:05:09 +000079ENABLE_FEAT_MTE_PERM := 2
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010080ENABLE_FEAT_VHE := 2
81CTX_INCLUDE_NEVE_REGS := 2
82ENABLE_FEAT_SEL2 := 2
83ENABLE_TRF_FOR_NS := 2
84ENABLE_FEAT_ECV := 2
85ENABLE_FEAT_FGT := 2
86ENABLE_FEAT_TCR2 := 2
Mark Brown293a6612023-03-14 20:48:43 +000087ENABLE_FEAT_S2PIE := 2
88ENABLE_FEAT_S1PIE := 2
89ENABLE_FEAT_S2POE := 2
90ENABLE_FEAT_S1POE := 2
Boyan Karatotev7b7bc132023-04-04 14:48:04 +010091endif
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010092
Achin Gupta1fa7eb62015-11-03 14:18:34 +000093# The FVP platform depends on this macro to build with correct GIC driver.
94$(eval $(call add_define,FVP_USE_GIC_DRIVER))
95
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000096# Pass FVP_CLUSTER_COUNT to the build system.
Soby Mathew47e43f22016-02-01 14:04:34 +000097$(eval $(call add_define,FVP_CLUSTER_COUNT))
Soby Mathew7356b1e2016-03-24 10:12:42 +000098
Jeenu Viswambharan75421132018-01-31 14:52:08 +000099# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
100$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
101
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000102# Pass FVP_MAX_PE_PER_CPU to the build system.
103$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
104
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000105# Pass FVP_GICR_REGION_PROTECTION to the build system.
106$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
107
Chris Kay91dd2532023-06-05 17:22:54 +0100108# Pass FVP_TRUSTED_SRAM_SIZE to the build system.
109$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE))
110
Soby Mathew7356b1e2016-03-24 10:12:42 +0000111# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
112# choose the CCI driver , else the CCN driver
113ifeq ($(FVP_CLUSTER_COUNT), 0)
114$(error "Incorrect cluster count specified for FVP port")
115else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
116FVP_INTERCONNECT_DRIVER := FVP_CCI
117else
118FVP_INTERCONNECT_DRIVER := FVP_CCN
Soby Mathew47e43f22016-02-01 14:04:34 +0000119endif
120
Soby Mathew7356b1e2016-03-24 10:12:42 +0000121$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
122
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +0000123# Choose the GIC sources depending upon the how the FVP will be invoked
Andre Przywarae1cc1302020-03-25 15:50:38 +0000124ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +0000125
Andre Przywarae1cc1302020-03-25 15:50:38 +0000126# The GIC model (GIC-600 or GIC-500) will be detected at runtime
127GICV3_SUPPORT_GIC600 := 1
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +0000128GICV3_OVERRIDE_DISTIF_PWR_OPS := 1
129
130# Include GICv3 driver files
131include drivers/arm/gic/v3/gicv3.mk
132
133FVP_GIC_SOURCES := ${GICV3_SOURCES} \
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000134 plat/common/plat_gicv3.c \
135 plat/arm/common/arm_gicv3.c
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000136
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600137 ifeq ($(filter 1,${RESET_TO_BL2} \
138 ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
laurenw-armdc5e9a22020-05-12 10:58:11 -0500139 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
140 endif
141
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000142else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
Alexei Fedorovfc4f80e2020-04-07 11:48:00 +0100143
144# No GICv4 extension
145GIC_ENABLE_V4_EXTN := 0
146$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
147
Alexei Fedorovcaa18022020-07-14 10:47:25 +0100148# Include GICv2 driver files
149include drivers/arm/gic/v2/gicv2.mk
Alexei Fedorovfc4f80e2020-04-07 11:48:00 +0100150
Alexei Fedorovcaa18022020-07-14 10:47:25 +0100151FVP_GIC_SOURCES := ${GICV2_SOURCES} \
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000152 plat/common/plat_gicv2.c \
153 plat/arm/common/arm_gicv2.c
Soby Mathew5f6412a2018-02-08 11:39:38 +0000154
155FVP_DT_PREFIX := fvp-base-gicv2-psci
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000156else
157$(error "Incorrect GIC driver chosen on FVP port")
158endif
159
Soby Mathew7356b1e2016-03-24 10:12:42 +0000160ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100161FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c
Soby Mathew7356b1e2016-03-24 10:12:42 +0000162else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
163FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \
164 plat/arm/common/arm_ccn.c
165else
166$(error "Incorrect CCN driver chosen on FVP port")
167endif
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000168
Soby Mathew9c708b52016-02-26 14:23:19 +0000169FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000170 plat/arm/board/fvp/fvp_security.c \
171 plat/arm/common/arm_tzc400.c
172
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000173
Manish V Badarkhe7ac59582023-03-24 08:22:33 +0000174PLAT_INCLUDES := -Iplat/arm/board/fvp/include \
175 -Iinclude/lib/psa
Sandrine Bailleuxe701e302014-05-20 17:28:25 +0100176
Ryan Harkin25cff832014-01-13 12:37:03 +0000177
Soby Mathewcc037c12016-04-08 16:42:58 +0100178PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c
Ryan Harkin25cff832014-01-13 12:37:03 +0000179
Soby Mathew0d268dc2016-07-11 14:13:56 +0100180FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
181
182ifeq (${ARCH}, aarch64)
John Tsichritzisfe6df392019-03-19 17:20:52 +0000183
John Tsichritzis7557c662019-06-03 13:54:30 +0100184# select a different set of CPU files, depending on whether we compile for
185# hardware assisted coherency cores or not
John Tsichritzisfe6df392019-03-19 17:20:52 +0000186ifeq (${HW_ASSISTED_COHERENCY}, 0)
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100187# Cores used without DSU
John Tsichritzisfe6df392019-03-19 17:20:52 +0000188 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
Soby Mathewc704cbc2014-08-14 11:33:56 +0100189 lib/cpus/aarch64/cortex_a53.S \
190 lib/cpus/aarch64/cortex_a57.S \
Yatharth Kochar63af6872016-02-09 12:00:03 +0000191 lib/cpus/aarch64/cortex_a72.S \
John Tsichritzisfe6df392019-03-19 17:20:52 +0000192 lib/cpus/aarch64/cortex_a73.S
193else
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100194# Cores used with DSU only
John Tsichritzis7557c662019-06-03 13:54:30 +0100195 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100196 # AArch64-only cores
Boyan Karatotevf154cbd2023-04-06 10:31:09 +0100197 # TODO: add all cores to the appropriate lists
198 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a65.S \
199 lib/cpus/aarch64/cortex_a65ae.S \
200 lib/cpus/aarch64/cortex_a76.S \
John Tsichritzis7557c662019-06-03 13:54:30 +0100201 lib/cpus/aarch64/cortex_a76ae.S \
Balint Dobszaycc942642019-07-03 13:02:56 +0200202 lib/cpus/aarch64/cortex_a77.S \
Jimmy Brisson7ec175e2020-06-01 16:49:34 -0500203 lib/cpus/aarch64/cortex_a78.S \
Juan Pablo Condef4a70f22023-05-24 22:08:28 -0500204 lib/cpus/aarch64/cortex_a78_ae.S \
Boyan Karatotevf154cbd2023-04-06 10:31:09 +0100205 lib/cpus/aarch64/cortex_a78c.S \
206 lib/cpus/aarch64/cortex_a710.S \
Javier Almansa Sobrino9faad3c2020-10-23 13:22:07 +0100207 lib/cpus/aarch64/neoverse_n_common.S \
John Tsichritzis7557c662019-06-03 13:54:30 +0100208 lib/cpus/aarch64/neoverse_n1.S \
Javier Almansa Sobrino9faad3c2020-10-23 13:22:07 +0100209 lib/cpus/aarch64/neoverse_n2.S \
Jimmy Brisson958a0b12020-09-30 15:28:03 -0500210 lib/cpus/aarch64/neoverse_v1.S \
Boyan Karatotevf154cbd2023-04-06 10:31:09 +0100211 lib/cpus/aarch64/neoverse_e1.S \
Juan Pablo Condec9fe7ce2023-07-05 11:57:50 -0500212 lib/cpus/aarch64/cortex_x2.S \
Sona Mathew9421e522024-03-01 13:36:21 -0600213 lib/cpus/aarch64/cortex_x4.S \
Juan Pablo Conde49f70662023-07-06 15:38:59 -0500214 lib/cpus/aarch64/cortex_gelas.S \
Juan Pablo Conde16d31082023-09-19 14:57:29 -0500215 lib/cpus/aarch64/nevis.S \
216 lib/cpus/aarch64/travis.S
John Tsichritzis7557c662019-06-03 13:54:30 +0100217 endif
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100218 # AArch64/AArch32 cores
219 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
220 lib/cpus/aarch64/cortex_a75.S
John Tsichritzisfe6df392019-03-19 17:20:52 +0000221endif
John Tsichritzis6deaf9c2018-10-08 17:09:43 +0100222
Yatharth Kochara4c219a2016-07-12 15:47:03 +0100223else
Boyan Karatotevf3581342023-01-27 10:58:42 +0000224FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S \
Jayanth Dodderi Chidanand5d478412023-05-09 14:12:48 +0100225 lib/cpus/aarch32/cortex_a57.S \
226 lib/cpus/aarch32/cortex_a53.S
Soby Mathew0d268dc2016-07-11 14:13:56 +0100227endif
Sandrine Bailleuxdd505792016-01-13 09:04:26 +0000228
Alexei Fedorov896799a2019-05-09 12:14:40 +0100229BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \
230 drivers/arm/sp805/sp805.c \
Alexei Fedorov7131d832019-08-16 14:15:59 +0100231 drivers/delay_timer/delay_timer.c \
Aditya Angadi20b48412019-04-16 11:29:14 +0530232 drivers/io/io_semihosting.c \
Dan Handley2b6b5742015-03-19 19:17:53 +0000233 lib/semihosting/semihosting.c \
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100234 lib/semihosting/${ARCH}/semihosting_call.S \
235 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Dan Handleyd617f662015-04-27 19:17:18 +0100236 plat/arm/board/fvp/fvp_bl1_setup.c \
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100237 plat/arm/board/fvp/fvp_err.c \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000238 plat/arm/board/fvp/fvp_io_storage.c \
239 ${FVP_CPU_LIBS} \
240 ${FVP_INTERCONNECT_SOURCES}
241
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500242ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov7131d832019-08-16 14:15:59 +0100243BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
244else
245BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c
246endif
247
Ryan Harkin25cff832014-01-13 12:37:03 +0000248
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100249BL2_SOURCES += drivers/arm/sp805/sp805.c \
250 drivers/io/io_semihosting.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100251 lib/utils/mem_region.c \
Dan Handley2b6b5742015-03-19 19:17:53 +0000252 lib/semihosting/semihosting.c \
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100253 lib/semihosting/${ARCH}/semihosting_call.S \
Dan Handleyd617f662015-04-27 19:17:18 +0100254 plat/arm/board/fvp/fvp_bl2_setup.c \
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100255 plat/arm/board/fvp/fvp_err.c \
Dan Handleyd617f662015-04-27 19:17:18 +0100256 plat/arm/board/fvp/fvp_io_storage.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100257 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000258 ${FVP_SECURITY_SOURCES}
Ryan Harkin25cff832014-01-13 12:37:03 +0000259
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100260
Manish V Badarkhe09a192c2020-08-23 09:58:44 +0100261ifeq (${COT_DESC_IN_DTB},1)
262BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c
263endif
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100264
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500265ifeq (${ENABLE_RME},1)
266BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S
Manish V Badarkhe37f9ac22023-03-12 21:34:44 +0000267
Soby Mathewf05d93a2022-03-22 16:21:19 +0000268BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \
269 plat/arm/board/fvp/fvp_realm_attest_key.c
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500270endif
271
Andre Przywarabdc76f12022-11-21 17:07:25 +0000272ifeq (${ENABLE_FEAT_RNG_TRAP},1)
273BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c
274endif
275
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600276ifeq (${RESET_TO_BL2},1)
Roberto Vargas52207802017-11-17 13:22:18 +0000277BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
278 plat/arm/board/fvp/fvp_bl2_el3_setup.c \
279 ${FVP_CPU_LIBS} \
280 ${FVP_INTERCONNECT_SOURCES}
281endif
282
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500283ifeq (${USE_SP804_TIMER},1)
Antonio Nino Diaz664adb62016-05-17 09:48:10 +0100284BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
Antonio Nino Diaz664adb62016-05-17 09:48:10 +0100285endif
286
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100287BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000288 ${FVP_SECURITY_SOURCES}
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100289
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500290ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov7131d832019-08-16 14:15:59 +0100291BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
292endif
293
Antonio Nino Diazf13d09a2019-01-23 21:50:09 +0000294BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \
295 drivers/arm/smmu/smmu_v3.c \
Alexei Fedorov7131d832019-08-16 14:15:59 +0100296 drivers/delay_timer/delay_timer.c \
Antonio Nino Diazd7da2f82018-10-10 11:14:44 +0100297 drivers/cfi/v2m/v2m_flash.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100298 lib/utils/mem_region.c \
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100299 plat/arm/board/fvp/fvp_bl31_setup.c \
Madhukar Pappireddyd0cf0a92020-04-16 17:54:25 -0500300 plat/arm/board/fvp/fvp_console.c \
Dan Handleyd617f662015-04-27 19:17:18 +0100301 plat/arm/board/fvp/fvp_pm.c \
Dan Handleyd617f662015-04-27 19:17:18 +0100302 plat/arm/board/fvp/fvp_topology.c \
303 plat/arm/board/fvp/aarch64/fvp_helpers.S \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100304 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000305 ${FVP_CPU_LIBS} \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000306 ${FVP_GIC_SOURCES} \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000307 ${FVP_INTERCONNECT_SOURCES} \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000308 ${FVP_SECURITY_SOURCES}
Juan Castillo5e29c752015-01-07 10:39:25 +0000309
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600310# Support for fconf in BL31
311# Added separately from the above list for better readability
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600312ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
Chris Kaye9272152021-09-28 15:52:14 +0100313BL31_SOURCES += lib/fconf/fconf.c \
Manish V Badarkhe8717e032020-05-30 17:40:44 +0100314 lib/fconf/fconf_dyn_cfg_getter.c \
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600315 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -0500316
Chris Kaye9272152021-09-28 15:52:14 +0100317BL31_SOURCES += ${FDT_WRAPPERS_SOURCES}
318
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -0500319ifeq (${SEC_INT_DESC_IN_FCONF},1)
320BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c
321endif
322
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500323endif
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600324
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500325ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov7131d832019-08-16 14:15:59 +0100326BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
327else
328BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c
329endif
330
Soby Mathewa684e582018-02-27 11:17:14 +0000331# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
332ifdef UNIX_MK
Soby Mathew5f6412a2018-02-08 11:39:38 +0000333FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts
Soby Mathewb6814842018-04-04 09:40:32 +0100334FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \
Louis Mayencourt6d2b5732019-12-17 13:17:25 +0000335 ${PLAT}_fw_config.dts \
Manish V Badarkhe64616a52020-05-31 08:53:40 +0100336 ${PLAT}_tb_fw_config.dts \
Soby Mathewb6814842018-04-04 09:40:32 +0100337 ${PLAT}_soc_fw_config.dts \
338 ${PLAT}_nt_fw_config.dts \
339 )
340
Manish V Badarkhe64616a52020-05-31 08:53:40 +0100341FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
342FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
Soby Mathewb6814842018-04-04 09:40:32 +0100343FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
344FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
345
346ifeq (${SPD},tspd)
347FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
348FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
349
350# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100351$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Soby Mathewb6814842018-04-04 09:40:32 +0100352endif
Soby Mathew5f6412a2018-02-08 11:39:38 +0000353
Harrison Mutai1dcaf962023-08-08 15:10:07 +0100354ifeq (${TRANSFER_LIST}, 1)
355include lib/transfer_list/transfer_list.mk
356endif
357
Achin Guptada6ef0e2019-10-11 14:54:48 +0100358ifeq (${SPD},spmd)
Olivier Deprezbcaa0682020-04-01 21:28:26 +0200359
360ifeq ($(ARM_SPMC_MANIFEST_DTS),)
361ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
362endif
363
364FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS}
365FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
Achin Guptada6ef0e2019-10-11 14:54:48 +0100366
367# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100368$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Achin Guptada6ef0e2019-10-11 14:54:48 +0100369endif
370
Manish V Badarkhe64616a52020-05-31 08:53:40 +0100371# Add the FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100372$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
Soby Mathew5f6412a2018-02-08 11:39:38 +0000373# Add the TB_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100374$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
Soby Mathewb6814842018-04-04 09:40:32 +0100375# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100376$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
Soby Mathewb6814842018-04-04 09:40:32 +0100377# Add the NT_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100378$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
Soby Mathew5f6412a2018-02-08 11:39:38 +0000379
380FDT_SOURCES += ${FVP_HW_CONFIG_DTS}
381$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
382
383# Add the HW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100384$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
Soby Mathewa684e582018-02-27 11:17:14 +0000385endif
Soby Mathew5f6412a2018-02-08 11:39:38 +0000386
Dimitris Papastamos756b8dc2018-05-31 14:10:06 +0100387# Enable dynamic mitigation support by default
388DYNAMIC_WORKAROUND_CVE_2018_3639 := 1
389
Andre Przywara0b7f1b02023-03-21 13:53:19 +0000390ifneq (${ENABLE_FEAT_AMU},0)
John Tsichritzisfe6df392019-03-19 17:20:52 +0000391BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \
Dimitris Papastamos0b00f8a2018-02-14 10:00:06 +0000392 lib/cpus/aarch64/cpuamu_helpers.S
John Tsichritzisfe6df392019-03-19 17:20:52 +0000393
394ifeq (${HW_ASSISTED_COHERENCY}, 1)
395BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \
396 lib/cpus/aarch64/neoverse_n1_pubsub.c
397endif
Dimitris Papastamosd7e2e9e2017-12-11 11:45:35 +0000398endif
399
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100400ifeq (${HANDLE_EA_EL3_FIRST_NS},1)
Madhukar Pappireddye17c82a2024-01-10 14:01:37 -0600401 ifeq (${ENABLE_FEAT_RAS},1)
402 ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1)
403 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c
404 else
405 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c
406 endif
407 else
408 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ea.c
409 endif
Jeenu Viswambharana490fe02018-06-08 08:44:36 +0100410endif
411
Douglas Raillard306593d2017-02-24 18:14:15 +0000412ifneq (${ENABLE_STACK_PROTECTOR},0)
413PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c
414endif
415
Antonio Nino Diaz4e6408c2019-01-23 16:23:07 +0000416# Enable the dynamic translation tables library.
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600417ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000418 ifeq (${ARCH},aarch32)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900419 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000420 else # AArch64
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900421 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diaz60ef6752019-02-12 13:32:03 +0000422 endif
Antonio Nino Diaz4e6408c2019-01-23 16:23:07 +0000423endif
424
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000425ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
426 ifeq (${ARCH},aarch32)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900427 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000428 else # AArch64
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900429 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000430 ifeq (${SPD},tspd)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900431 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000432 endif
433 endif
434endif
435
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100436ifeq (${USE_DEBUGFS},1)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900437 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100438endif
439
Soby Mathew3b5156e2017-10-05 12:27:33 +0100440# Add support for platform supplied linker script for BL31 build
441$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
442
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600443ifneq (${RESET_TO_BL2}, 0)
Roberto Vargas9f412482018-01-16 10:35:23 +0000444 override BL1_SOURCES =
445endif
446
Juan Castillo31a68f02015-04-14 12:49:03 +0100447include plat/arm/board/common/board_common.mk
Dan Handley2b6b5742015-03-19 19:17:53 +0000448include plat/arm/common/arm_common.mk
Soby Mathew45e39e22018-03-26 15:16:46 +0100449
Alexei Fedorov61369a22020-07-13 14:59:02 +0100450ifeq (${MEASURED_BOOT},1)
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100451BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banb0f83252022-02-11 09:49:36 +0100452 plat/arm/board/fvp/fvp_bl1_measured_boot.c \
453 lib/psa/measured_boot.c
454
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100455BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banb0f83252022-02-11 09:49:36 +0100456 plat/arm/board/fvp/fvp_bl2_measured_boot.c \
457 lib/psa/measured_boot.c
Alexei Fedorov61369a22020-07-13 14:59:02 +0100458endif
459
Lucian Paul-Trifu5ee4f4e2022-06-22 18:45:30 +0100460ifeq (${DRTM_SUPPORT}, 1)
Manish V Badarkhefcfe4312022-07-12 21:48:04 +0100461BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \
462 plat/arm/board/fvp/fvp_drtm_dma_prot.c \
463 plat/arm/board/fvp/fvp_drtm_err.c \
johpow01baa3e6c2022-03-11 17:50:58 -0600464 plat/arm/board/fvp/fvp_drtm_measurement.c \
465 plat/arm/board/fvp/fvp_drtm_stub.c \
Manish V Badarkhefcfe4312022-07-12 21:48:04 +0100466 plat/arm/common/arm_dyn_cfg.c \
467 plat/arm/board/fvp/fvp_err.c
Lucian Paul-Trifu5ee4f4e2022-06-22 18:45:30 +0100468endif
469
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000470ifeq (${TRUSTED_BOARD_BOOT}, 1)
471BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
472BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
473
Soby Mathew45e39e22018-03-26 15:16:46 +0100474# FVP being a development platform, enable capability to disable Authentication
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100475# dynamically if TRUSTED_BOARD_BOOT is set.
Max Shvetsov06dba292019-12-06 11:50:12 +0000476DYN_DISABLE_AUTH := 1
Soby Mathew45e39e22018-03-26 15:16:46 +0100477endif
Manish V Badarkhe2d49ef32021-08-24 14:42:35 +0100478
Marc Bonnicic66fc1b2021-12-16 18:31:02 +0000479ifeq (${SPMC_AT_EL3}, 1)
480PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c
481endif
Wing Li05364b92023-01-26 18:33:43 -0800482
483PSCI_OS_INIT_MODE := 1
Manish Pandey03d87492023-04-24 10:46:21 +0100484
Manish Pandeyc25ab022023-04-24 14:58:55 +0100485ifeq (${SPD},spmd)
486BL31_SOURCES += plat/arm/board/fvp/fvp_spmd.c
487endif
488
489# Test specific macros, keep them at bottom of this file
Manish Pandey03d87492023-04-24 10:46:21 +0100490$(eval $(call add_define,PLATFORM_TEST_EA_FFH))
491ifeq (${PLATFORM_TEST_EA_FFH}, 1)
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100492 ifeq (${FFH_SUPPORT}, 0)
493 $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1")
Manish Pandey03d87492023-04-24 10:46:21 +0100494 endif
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100495
Manish Pandey03d87492023-04-24 10:46:21 +0100496endif
Madhukar Pappireddy042043b2023-03-02 16:33:25 -0600497
Manish Pandeyc25ab022023-04-24 14:58:55 +0100498$(eval $(call add_define,PLATFORM_TEST_RAS_FFH))
499ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100500 ifeq (${ENABLE_FEAT_RAS}, 0)
501 $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1")
502 endif
503 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
504 $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1")
Manish Pandeyc25ab022023-04-24 14:58:55 +0100505 endif
Madhukar Pappireddy042043b2023-03-02 16:33:25 -0600506endif
Sona Mathewd28f8552023-03-14 17:58:13 -0500507
Madhukar Pappireddye17c82a2024-01-10 14:01:37 -0600508$(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP))
509ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1)
510 ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
511 $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP")
512 endif
513 ifeq (${ENABLE_SPMD_LP}, 0)
514 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1")
515 endif
516 ifeq (${ENABLE_FEAT_RAS}, 0)
517 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1")
518 endif
519 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
520 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1")
521 endif
522endif
523
Sona Mathewd28f8552023-03-14 17:58:13 -0500524ifeq (${ERRATA_ABI_SUPPORT}, 1)
525include plat/arm/board/fvp/fvp_cpu_errata.mk
526endif
Madhukar Pappireddy3b228e12023-08-24 16:57:22 -0500527
528# Build macro necessary for running SPM tests on FVP platform
529$(eval $(call add_define,PLAT_TEST_SPM))