blob: 4da807a4c725cb27f7d2026a02cdc9e2113af9d5 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Roberto Vargas2ca18d92018-02-12 12:36:17 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <common/debug.h>
10#include <drivers/arm/cci.h>
11#include <drivers/arm/ccn.h>
12#include <drivers/arm/gicv2.h>
13#include <lib/mmio.h>
14#include <lib/xlat_tables/xlat_tables_compat.h>
15#include <plat/common/platform.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000016#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <services/secure_partition.h>
18
Dan Handley2b6b5742015-03-19 19:17:53 +000019#include <arm_config.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000020#include <plat_arm.h>
Antonio Nino Diaz61aff002018-10-19 16:52:22 +010021
Roberto Vargas2ca18d92018-02-12 12:36:17 +000022#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010023
Achin Gupta1fa7eb62015-11-03 14:18:34 +000024/* Defines for GIC Driver build time selection */
25#define FVP_GICV2 1
26#define FVP_GICV3 2
Achin Gupta1fa7eb62015-11-03 14:18:34 +000027
Achin Gupta4f6ad662013-10-25 09:08:21 +010028/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000029 * arm_config holds the characteristics of the differences between the three FVP
30 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000031 * at each boot stage by the primary before enabling the MMU (to allow
32 * interconnect configuration) & used thereafter. Each BL will have its own copy
33 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010034 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000035arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010036
37#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
38 DEVICE0_SIZE, \
39 MT_DEVICE | MT_RW | MT_SECURE)
40
41#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
42 DEVICE1_SIZE, \
43 MT_DEVICE | MT_RW | MT_SECURE)
44
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010045/*
46 * Need to be mapped with write permissions in order to set a new non-volatile
47 * counter value.
48 */
Juan Castillo31a68f02015-04-14 12:49:03 +010049#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
50 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010051 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010052
Jon Medhurstb1eb0932014-02-26 16:27:53 +000053/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010054 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas344ff022018-10-19 16:44:18 +010055 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
56 * of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010057 *
58 * The flash needs to be mapped as writable in order to erase the FIP's Table of
59 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000060 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090061#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000062const mmap_region_t plat_arm_mmap[] = {
63 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010064 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000065 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010066 MAP_DEVICE0,
67 MAP_DEVICE1,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010068#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010069 /* To access the Root of Trust Public Key registers. */
70 MAP_DEVICE2,
71 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010072 ARM_MAP_NS_DRAM1,
73#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010074 {0}
75};
76#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090077#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000078const mmap_region_t plat_arm_mmap[] = {
79 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010080 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000081 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010082 MAP_DEVICE0,
83 MAP_DEVICE1,
Dan Handley2b6b5742015-03-19 19:17:53 +000084 ARM_MAP_NS_DRAM1,
Roberto Vargasf8fda102017-08-08 11:27:20 +010085#ifdef AARCH64
86 ARM_MAP_DRAM2,
87#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010088#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +000089 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010090#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010091#if TRUSTED_BOARD_BOOT
92 /* To access the Root of Trust Public Key registers. */
93 MAP_DEVICE2,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +010094#if !BL2_AT_EL3
John Tsichritzisc34341a2018-07-30 13:41:52 +010095 ARM_MAP_BL1_RW,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +010096#endif
John Tsichritzisc34341a2018-07-30 13:41:52 +010097#endif /* TRUSTED_BOARD_BOOT */
Antonio Nino Diaz840627f2018-11-27 08:36:02 +000098#if ENABLE_SPM && SPM_DEPRECATED
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000099 ARM_SP_IMAGE_MMAP,
100#endif
Antonio Nino Diaz840627f2018-11-27 08:36:02 +0000101#if ENABLE_SPM && !SPM_DEPRECATED
102 PLAT_MAP_SP_PACKAGE_MEM_RW,
103#endif
David Wang0ba499f2016-03-07 11:02:57 +0800104#if ARM_BL31_IN_DRAM
105 ARM_MAP_BL31_SEC_DRAM,
106#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200107#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100108 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200109 ARM_OPTEE_PAGEABLE_LOAD_MEM,
110#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100111 {0}
112};
113#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900114#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100115const mmap_region_t plat_arm_mmap[] = {
116 MAP_DEVICE0,
117 V2M_MAP_IOFPGA,
118 {0}
119};
120#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900121#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000122const mmap_region_t plat_arm_mmap[] = {
123 ARM_MAP_SHARED_RAM,
Soby Mathew9ca28062017-10-11 16:08:58 +0100124 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000125 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100126 MAP_DEVICE0,
127 MAP_DEVICE1,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100128 ARM_V2M_MAP_MEM_PROTECT,
Antonio Nino Diazfe7b2be2018-10-30 11:54:20 +0000129#if ENABLE_SPM && SPM_DEPRECATED
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000130 ARM_SPM_BUF_EL3_MMAP,
131#endif
Antonio Nino Diaz840627f2018-11-27 08:36:02 +0000132#if ENABLE_SPM && !SPM_DEPRECATED
133 PLAT_MAP_SP_PACKAGE_MEM_RO,
134#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000135 {0}
136};
137
Antonio Nino Diazfe7b2be2018-10-30 11:54:20 +0000138#if ENABLE_SPM && defined(IMAGE_BL31) && SPM_DEPRECATED
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000139const mmap_region_t plat_arm_secure_partition_mmap[] = {
140 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100141 MAP_REGION_FLAT(DEVICE0_BASE, \
142 DEVICE0_SIZE, \
143 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000144 ARM_SP_IMAGE_MMAP,
145 ARM_SP_IMAGE_NS_BUF_MMAP,
146 ARM_SP_IMAGE_RW_MMAP,
147 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100148 {0}
149};
150#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000151#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900152#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000153const mmap_region_t plat_arm_mmap[] = {
Soby Mathew0d268dc2016-07-11 14:13:56 +0100154#ifdef AARCH32
155 ARM_MAP_SHARED_RAM,
Joel Hutton10503cc2018-03-15 11:33:44 +0000156 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew0d268dc2016-07-11 14:13:56 +0100157#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000158 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100159 MAP_DEVICE0,
160 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000161 {0}
162};
Soby Mathewb08bc042014-09-03 17:48:44 +0100163#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000164
Dan Handley2b6b5742015-03-19 19:17:53 +0000165ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000166
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100167#if FVP_INTERCONNECT_DRIVER != FVP_CCN
168static const int fvp_cci400_map[] = {
169 PLAT_FVP_CCI400_CLUS0_SL_PORT,
170 PLAT_FVP_CCI400_CLUS1_SL_PORT,
171};
172
173static const int fvp_cci5xx_map[] = {
174 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
175 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
176};
177
178static unsigned int get_interconnect_master(void)
179{
180 unsigned int master;
181 u_register_t mpidr;
182
183 mpidr = read_mpidr_el1();
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000184 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100185 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
186
187 assert(master < FVP_CLUSTER_COUNT);
188 return master;
189}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000190#endif
191
Antonio Nino Diazd6cf9a22018-10-30 11:52:45 +0000192#if ENABLE_SPM && defined(IMAGE_BL31) && SPM_DEPRECATED
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000193/*
194 * Boot information passed to a secure partition during initialisation. Linear
195 * indices in MP information will be filled at runtime.
196 */
197static secure_partition_mp_info_t sp_mp_info[] = {
198 [0] = {0x80000000, 0},
199 [1] = {0x80000001, 0},
200 [2] = {0x80000002, 0},
201 [3] = {0x80000003, 0},
202 [4] = {0x80000100, 0},
203 [5] = {0x80000101, 0},
204 [6] = {0x80000102, 0},
205 [7] = {0x80000103, 0},
206};
207
208const secure_partition_boot_info_t plat_arm_secure_partition_boot_info = {
209 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
210 .h.version = VERSION_1,
211 .h.size = sizeof(secure_partition_boot_info_t),
212 .h.attr = 0,
213 .sp_mem_base = ARM_SP_IMAGE_BASE,
214 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
215 .sp_image_base = ARM_SP_IMAGE_BASE,
216 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
217 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100218 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000219 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
220 .sp_image_size = ARM_SP_IMAGE_SIZE,
221 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
222 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100223 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000224 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
225 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
226 .num_cpus = PLATFORM_CORE_COUNT,
227 .mp_info = &sp_mp_info[0],
228};
229
230const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
231{
232 return plat_arm_secure_partition_mmap;
233}
234
235const struct secure_partition_boot_info *plat_get_secure_partition_boot_info(
236 void *cookie)
237{
238 return &plat_arm_secure_partition_boot_info;
239}
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100240#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100241
Achin Gupta4f6ad662013-10-25 09:08:21 +0100242/*******************************************************************************
243 * A single boot loader stack is expected to work on both the Foundation FVP
244 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
245 * SYS_ID register provides a mechanism for detecting the differences between
246 * these platforms. This information is stored in a per-BL array to allow the
247 * code to take the correct path.Per BL platform configuration.
248 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100249void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100250{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100251 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100252
Dan Handley2b6b5742015-03-19 19:17:53 +0000253 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
254 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
255 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
256 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
257 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100258
Andrew Thoelke960347d2014-06-26 14:27:26 +0100259 if (arch != ARCH_MODEL) {
260 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000261 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100262 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100263
264 /*
265 * The build field in the SYS_ID tells which variant of the GIC
266 * memory is implemented by the model.
267 */
268 switch (bld) {
269 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000270 ERROR("Legacy Versatile Express memory map for GIC peripheral"
271 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000272 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100273 break;
274 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100275 break;
276 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100277 ERROR("Unsupported board build %x\n", bld);
278 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100279 }
280
281 /*
282 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
283 * for the Foundation FVP.
284 */
285 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000286 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000287 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100288
289 /*
290 * Check for supported revisions of Foundation FVP
291 * Allow future revisions to run but emit warning diagnostic
292 */
293 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000294 case REV_FOUNDATION_FVP_V2_0:
295 case REV_FOUNDATION_FVP_V2_1:
296 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100297 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100298 break;
299 default:
300 WARN("Unrecognized Foundation FVP revision %x\n", rev);
301 break;
302 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100303 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000304 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100305 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100306
307 /*
308 * Check for supported revisions
309 * Allow future revisions to run but emit warning diagnostic
310 */
311 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000312 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100313 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
314 break;
315 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100316 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100317 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100318 break;
319 default:
320 WARN("Unrecognized Base FVP revision %x\n", rev);
321 break;
322 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100323 break;
324 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100325 ERROR("Unsupported board HBI number 0x%x\n", hbi);
326 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100327 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100328
329 /*
330 * We assume that the presence of MT bit, and therefore shifted
331 * affinities, is uniform across the platform: either all CPUs, or no
332 * CPUs implement it.
333 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000334 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100335 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100336}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100337
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000338
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100339void __init fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100340{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000341#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100342 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000343 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100344 panic();
345 }
346
347 plat_arm_interconnect_init();
348#else
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000349 uintptr_t cci_base = 0U;
350 const int *cci_map = NULL;
351 unsigned int map_size = 0U;
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100352
353 /* Initialize the right interconnect */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000354 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100355 cci_base = PLAT_FVP_CCI5XX_BASE;
356 cci_map = fvp_cci5xx_map;
357 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000358 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100359 cci_base = PLAT_FVP_CCI400_BASE;
360 cci_map = fvp_cci400_map;
361 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000362 } else {
363 return;
Soby Mathew7356b1e2016-03-24 10:12:42 +0000364 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100365
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000366 assert(cci_base != 0U);
367 assert(cci_map != NULL);
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100368 cci_init(cci_base, cci_map, map_size);
369#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100370}
371
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000372void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100373{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100374#if FVP_INTERCONNECT_DRIVER == FVP_CCN
375 plat_arm_interconnect_enter_coherency();
376#else
377 unsigned int master;
378
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000379 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
380 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100381 master = get_interconnect_master();
382 cci_enable_snoop_dvm_reqs(master);
383 }
384#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000385}
386
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000387void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000388{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100389#if FVP_INTERCONNECT_DRIVER == FVP_CCN
390 plat_arm_interconnect_exit_coherency();
391#else
392 unsigned int master;
393
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000394 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
395 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100396 master = get_interconnect_master();
397 cci_disable_snoop_dvm_reqs(master);
398 }
399#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100400}
John Tsichritzisc34341a2018-07-30 13:41:52 +0100401
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100402#if TRUSTED_BOARD_BOOT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100403int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
404{
405 assert(heap_addr != NULL);
406 assert(heap_size != NULL);
407
408 return arm_get_mbedtls_heap(heap_addr, heap_size);
409}
410#endif