blob: 9d4ad3ba819ef366a05274527fab408ed64acf41 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Alexei Fedorov813c9f92020-03-03 13:31:58 +00002 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
Varun Wadekar787a1292018-06-18 16:15:51 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01006 */
7
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01008#ifndef ARCH_H
9#define ARCH_H
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13/*******************************************************************************
14 * MIDR bit definitions
15 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070016#define MIDR_IMPL_MASK U(0xff)
17#define MIDR_IMPL_SHIFT U(0x18)
18#define MIDR_VAR_SHIFT U(20)
19#define MIDR_VAR_BITS U(4)
20#define MIDR_VAR_MASK U(0xf)
21#define MIDR_REV_SHIFT U(0)
22#define MIDR_REV_BITS U(4)
23#define MIDR_REV_MASK U(0xf)
24#define MIDR_PN_MASK U(0xfff)
25#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010026
27/*******************************************************************************
28 * MPIDR macros
29 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010030#define MPIDR_MT_MASK (ULL(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010031#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekarc6a11f62017-05-25 18:04:48 -070032#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33#define MPIDR_AFFINITY_BITS U(8)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010034#define MPIDR_AFFLVL_MASK ULL(0xff)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070035#define MPIDR_AFF0_SHIFT U(0)
36#define MPIDR_AFF1_SHIFT U(8)
37#define MPIDR_AFF2_SHIFT U(16)
38#define MPIDR_AFF3_SHIFT U(32)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000039#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010040#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070041#define MPIDR_AFFLVL_SHIFT U(3)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000042#define MPIDR_AFFLVL0 ULL(0x0)
43#define MPIDR_AFFLVL1 ULL(0x1)
44#define MPIDR_AFFLVL2 ULL(0x2)
45#define MPIDR_AFFLVL3 ULL(0x3)
46#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000047#define MPIDR_AFFLVL0_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010048 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000049#define MPIDR_AFFLVL1_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010050 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000051#define MPIDR_AFFLVL2_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010052 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000053#define MPIDR_AFFLVL3_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010054 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathewe2b2d8f2014-12-04 14:14:12 +000055/*
56 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57 * add one while using this macro to define array sizes.
58 * TODO: Support only the first 3 affinity levels for now.
59 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070060#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000062#define MPID_MASK (MPIDR_MT_MASK | \
63 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67
68#define MPIDR_AFF_ID(mpid, n) \
69 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70
71/*
72 * An invalid MPID. This value can be used by functions that return an MPID to
73 * indicate an error.
74 */
75#define INVALID_MPID U(0xFFFFFFFF)
Achin Gupta4f6ad662013-10-25 09:08:21 +010076
77/*******************************************************************************
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010078 * Definitions for CPU system register interface to GICv3
79 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000080#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
81#define ICC_SGI1R S3_0_C12_C11_5
82#define ICC_SRE_EL1 S3_0_C12_C12_5
83#define ICC_SRE_EL2 S3_4_C12_C9_5
84#define ICC_SRE_EL3 S3_6_C12_C12_5
85#define ICC_CTLR_EL1 S3_0_C12_C12_4
86#define ICC_CTLR_EL3 S3_6_C12_C12_4
87#define ICC_PMR_EL1 S3_0_C4_C6_0
88#define ICC_RPR_EL1 S3_0_C12_C11_3
89#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
90#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
91#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
92#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
93#define ICC_IAR0_EL1 S3_0_c12_c8_0
94#define ICC_IAR1_EL1 S3_0_c12_c12_0
95#define ICC_EOIR0_EL1 S3_0_c12_c8_1
96#define ICC_EOIR1_EL1 S3_0_c12_c12_1
97#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010098
99/*******************************************************************************
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000100 * Definitions for EL2 system registers for save/restore routine
101 ******************************************************************************/
102
103#define CNTPOFF_EL2 S3_4_C14_C0_6
104#define HAFGRTR_EL2 S3_4_C3_C1_6
105#define HDFGRTR_EL2 S3_4_C3_C1_4
106#define HDFGWTR_EL2 S3_4_C3_C1_5
107#define HFGITR_EL2 S3_4_C1_C1_6
108#define HFGRTR_EL2 S3_4_C1_C1_4
109#define HFGWTR_EL2 S3_4_C1_C1_5
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000110#define ICH_HCR_EL2 S3_4_C12_C11_0
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000111#define ICH_VMCR_EL2 S3_4_C12_C11_7
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000112#define MPAMVPM0_EL2 S3_4_C10_C5_0
113#define MPAMVPM1_EL2 S3_4_C10_C5_1
114#define MPAMVPM2_EL2 S3_4_C10_C5_2
115#define MPAMVPM3_EL2 S3_4_C10_C5_3
116#define MPAMVPM4_EL2 S3_4_C10_C5_4
117#define MPAMVPM5_EL2 S3_4_C10_C5_5
118#define MPAMVPM6_EL2 S3_4_C10_C5_6
119#define MPAMVPM7_EL2 S3_4_C10_C5_7
120#define MPAMVPMV_EL2 S3_4_C10_C4_1
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000121#define TRFCR_EL2 S3_4_C1_C2_1
122#define PMSCR_EL2 S3_4_C9_C9_0
123#define TFSR_EL2 S3_4_C5_C6_0
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000124
125/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +0000126 * Generic timer memory mapped registers & offsets
127 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700128#define CNTCR_OFF U(0x000)
Yann Gautier007d7452019-04-17 13:47:07 +0200129#define CNTCV_OFF U(0x008)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700130#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +0000131
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700132#define CNTCR_EN (U(1) << 0)
133#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100134#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +0000135
136/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100137 * System register bit definitions
138 ******************************************************************************/
139/* CLIDR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700140#define LOUIS_SHIFT U(21)
141#define LOC_SHIFT U(24)
Alexei Fedorova95a5892019-07-29 17:22:53 +0100142#define CTYPE_SHIFT(n) U(3 * (n - 1))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700143#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144
145/* CSSELR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700146#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100148/* Data cache set/way op type defines */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700149#define DCISW U(0x0)
150#define DCCISW U(0x1)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000151#if ERRATA_A53_827319
152#define DCCSW DCCISW
153#else
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700154#define DCCSW U(0x2)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000155#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100156
157/* ID_AA64PFR0_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700158#define ID_AA64PFR0_EL0_SHIFT U(0)
159#define ID_AA64PFR0_EL1_SHIFT U(4)
160#define ID_AA64PFR0_EL2_SHIFT U(8)
161#define ID_AA64PFR0_EL3_SHIFT U(12)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100162#define ID_AA64PFR0_AMU_SHIFT U(44)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100163#define ID_AA64PFR0_AMU_MASK ULL(0xf)
164#define ID_AA64PFR0_ELX_MASK ULL(0xf)
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100165#define ID_AA64PFR0_GIC_SHIFT U(24)
166#define ID_AA64PFR0_GIC_WIDTH U(4)
167#define ID_AA64PFR0_GIC_MASK ULL(0xf)
David Cunadoce88eee2017-10-20 11:30:57 +0100168#define ID_AA64PFR0_SVE_SHIFT U(32)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100169#define ID_AA64PFR0_SVE_MASK ULL(0xf)
Achin Gupta023c1552019-10-11 14:44:05 +0100170#define ID_AA64PFR0_SEL2_SHIFT U(36)
Artsem Artsemenkaa5334472019-11-26 16:40:31 +0000171#define ID_AA64PFR0_SEL2_MASK ULL(0xf)
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100172#define ID_AA64PFR0_MPAM_SHIFT U(40)
173#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Sathees Balya0911df12018-12-06 13:33:24 +0000174#define ID_AA64PFR0_DIT_SHIFT U(48)
175#define ID_AA64PFR0_DIT_MASK ULL(0xf)
176#define ID_AA64PFR0_DIT_LENGTH U(4)
177#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Dimitris Papastamos43e05ec2018-01-02 15:53:01 +0000178#define ID_AA64PFR0_CSV2_SHIFT U(56)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100179#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
Dimitris Papastamos43e05ec2018-01-02 15:53:01 +0000180#define ID_AA64PFR0_CSV2_LENGTH U(4)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100181
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100182/* Exception level handling */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100183#define EL_IMPL_NONE ULL(0)
184#define EL_IMPL_A64ONLY ULL(1)
185#define EL_IMPL_A64_A32 ULL(2)
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000186
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100187/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
188#define ID_AA64DFR0_PMS_SHIFT U(32)
189#define ID_AA64DFR0_PMS_MASK ULL(0xf)
Achin Gupta92712a52015-09-03 14:18:02 +0100190
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000191/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000192#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000193#define ID_AA64ISAR1_GPI_SHIFT U(28)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000194#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000195#define ID_AA64ISAR1_GPA_SHIFT U(24)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000196#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000197#define ID_AA64ISAR1_API_SHIFT U(8)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000198#define ID_AA64ISAR1_API_MASK ULL(0xf)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000199#define ID_AA64ISAR1_APA_SHIFT U(4)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000200#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000201
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000202/* ID_AA64MMFR0_EL1 definitions */
203#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
204#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
205
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700206#define PARANGE_0000 U(32)
207#define PARANGE_0001 U(36)
208#define PARANGE_0010 U(40)
209#define PARANGE_0011 U(42)
210#define PARANGE_0100 U(44)
211#define PARANGE_0101 U(48)
Antonio Nino Diazb9ef6642017-11-17 09:52:53 +0000212#define PARANGE_0110 U(52)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000213
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100214#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100215#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
216#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
217#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100218
219#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100220#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
221#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
222#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100223
224#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100225#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
226#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
227#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100228
johpow013e24c162020-04-22 14:05:13 -0500229/* ID_AA64MMFR1_EL1 definitions */
230#define ID_AA64MMFR1_EL1_TWED_SHIFT U(32)
231#define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf)
232#define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1)
233#define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0)
234
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000235/* ID_AA64MMFR2_EL1 definitions */
236#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Sathees Balya74155972019-01-25 11:36:01 +0000237
238#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
239#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
240
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000241#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
242#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
243
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000244/* ID_AA64PFR1_EL1 definitions */
245#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
246#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
247
248#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
249
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100250#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
251#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
252
253#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
254
Soby Mathew830f0ad2019-07-12 09:23:38 +0100255#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
256#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
257
258#define MTE_UNIMPLEMENTED ULL(0)
259#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
260#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
261
Alexei Fedorov19933552020-05-26 13:16:41 +0100262#define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16)
263#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
264
Achin Gupta4f6ad662013-10-25 09:08:21 +0100265/* ID_PFR1_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700266#define ID_PFR1_VIRTEXT_SHIFT U(12)
267#define ID_PFR1_VIRTEXT_MASK U(0xf)
Antonio Nino Diaz34235a32018-07-11 16:45:49 +0100268#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
Achin Gupta4f6ad662013-10-25 09:08:21 +0100269 & ID_PFR1_VIRTEXT_MASK)
270
271/* SCTLR definitions */
David Cunadofee86532017-04-13 22:38:29 +0100272#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700273 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
274 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100275
John Powella5c66362020-03-20 14:21:05 -0500276#define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
277 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200278#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700279 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
280 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200281
David Cunadofee86532017-04-13 22:38:29 +0100282#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
283 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
284 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
285
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000286#define SCTLR_M_BIT (ULL(1) << 0)
287#define SCTLR_A_BIT (ULL(1) << 1)
288#define SCTLR_C_BIT (ULL(1) << 2)
289#define SCTLR_SA_BIT (ULL(1) << 3)
290#define SCTLR_SA0_BIT (ULL(1) << 4)
291#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
292#define SCTLR_ITD_BIT (ULL(1) << 7)
293#define SCTLR_SED_BIT (ULL(1) << 8)
294#define SCTLR_UMA_BIT (ULL(1) << 9)
295#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorovc31ab382019-07-10 10:49:12 +0100296#define SCTLR_EnDB_BIT (ULL(1) << 13)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000297#define SCTLR_DZE_BIT (ULL(1) << 14)
298#define SCTLR_UCT_BIT (ULL(1) << 15)
299#define SCTLR_NTWI_BIT (ULL(1) << 16)
300#define SCTLR_NTWE_BIT (ULL(1) << 18)
301#define SCTLR_WXN_BIT (ULL(1) << 19)
302#define SCTLR_UWXN_BIT (ULL(1) << 20)
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000303#define SCTLR_IESB_BIT (ULL(1) << 21)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000304#define SCTLR_E0E_BIT (ULL(1) << 24)
305#define SCTLR_EE_BIT (ULL(1) << 25)
306#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorovc31ab382019-07-10 10:49:12 +0100307#define SCTLR_EnDA_BIT (ULL(1) << 27)
308#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000309#define SCTLR_EnIA_BIT (ULL(1) << 31)
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100310#define SCTLR_BT0_BIT (ULL(1) << 35)
311#define SCTLR_BT1_BIT (ULL(1) << 36)
312#define SCTLR_BT_BIT (ULL(1) << 36)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000313#define SCTLR_DSSBS_BIT (ULL(1) << 44)
David Cunadofee86532017-04-13 22:38:29 +0100314#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100315
Achin Gupta4f6ad662013-10-25 09:08:21 +0100316/* CPACR_El1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700317#define CPACR_EL1_FPEN(x) ((x) << 20)
318#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
319#define CPACR_EL1_FP_TRAP_ALL U(0x2)
320#define CPACR_EL1_FP_TRAP_NONE U(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100321
322/* SCR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700323#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow013e24c162020-04-22 14:05:13 -0500324#define SCR_TWEDEL_SHIFT U(30)
325#define SCR_TWEDEL_MASK ULL(0xf)
326#define SCR_TWEDEn_BIT (UL(1) << 29)
Soby Mathew830f0ad2019-07-12 09:23:38 +0100327#define SCR_ATA_BIT (U(1) << 26)
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000328#define SCR_FIEN_BIT (U(1) << 21)
Achin Gupta023c1552019-10-11 14:44:05 +0100329#define SCR_EEL2_BIT (U(1) << 18)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100330#define SCR_API_BIT (U(1) << 17)
331#define SCR_APK_BIT (U(1) << 16)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700332#define SCR_TWE_BIT (U(1) << 13)
333#define SCR_TWI_BIT (U(1) << 12)
334#define SCR_ST_BIT (U(1) << 11)
335#define SCR_RW_BIT (U(1) << 10)
336#define SCR_SIF_BIT (U(1) << 9)
337#define SCR_HCE_BIT (U(1) << 8)
338#define SCR_SMD_BIT (U(1) << 7)
339#define SCR_EA_BIT (U(1) << 3)
340#define SCR_FIQ_BIT (U(1) << 2)
341#define SCR_IRQ_BIT (U(1) << 1)
342#define SCR_NS_BIT (U(1) << 0)
343#define SCR_VALID_BIT_MASK U(0x2f8f)
David Cunadofee86532017-04-13 22:38:29 +0100344#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100345
David Cunadofee86532017-04-13 22:38:29 +0100346/* MDCR_EL3 definitions */
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100347#define MDCR_SCCD_BIT (ULL(1) << 23)
348#define MDCR_SPME_BIT (ULL(1) << 17)
349#define MDCR_SDD_BIT (ULL(1) << 16)
dp-arm595d0d52017-02-08 11:51:50 +0000350#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000351#define MDCR_SPD32_LEGACY ULL(0x0)
352#define MDCR_SPD32_DISABLE ULL(0x2)
353#define MDCR_SPD32_ENABLE ULL(0x3)
dp-armee3457b2017-05-23 09:32:49 +0100354#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000355#define MDCR_NSPB_EL1 ULL(0x3)
356#define MDCR_TDOSA_BIT (ULL(1) << 10)
357#define MDCR_TDA_BIT (ULL(1) << 9)
358#define MDCR_TPM_BIT (ULL(1) << 6)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000359#define MDCR_EL3_RESET_VAL ULL(0x0)
dp-arm595d0d52017-02-08 11:51:50 +0000360
David Cunadofee86532017-04-13 22:38:29 +0100361/* MDCR_EL2 definitions */
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100362#define MDCR_EL2_HLP (U(1) << 26)
363#define MDCR_EL2_HCCD (U(1) << 23)
364#define MDCR_EL2_TTRF (U(1) << 19)
365#define MDCR_EL2_HPMD (U(1) << 17)
dp-armee3457b2017-05-23 09:32:49 +0100366#define MDCR_EL2_TPMS (U(1) << 14)
367#define MDCR_EL2_E2PB(x) ((x) << 12)
368#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunadofee86532017-04-13 22:38:29 +0100369#define MDCR_EL2_TDRA_BIT (U(1) << 11)
370#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
371#define MDCR_EL2_TDA_BIT (U(1) << 9)
372#define MDCR_EL2_TDE_BIT (U(1) << 8)
373#define MDCR_EL2_HPME_BIT (U(1) << 7)
374#define MDCR_EL2_TPM_BIT (U(1) << 6)
375#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
376#define MDCR_EL2_RESET_VAL U(0x0)
377
378/* HSTR_EL2 definitions */
379#define HSTR_EL2_RESET_VAL U(0x0)
380#define HSTR_EL2_T_MASK U(0xff)
381
382/* CNTHP_CTL_EL2 definitions */
383#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
384#define CNTHP_CTL_RESET_VAL U(0x0)
385
386/* VTTBR_EL2 definitions */
387#define VTTBR_RESET_VAL ULL(0x0)
388#define VTTBR_VMID_MASK ULL(0xff)
389#define VTTBR_VMID_SHIFT U(48)
390#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
391#define VTTBR_BADDR_SHIFT U(0)
dp-arm595d0d52017-02-08 11:51:50 +0000392
Achin Gupta4f6ad662013-10-25 09:08:21 +0100393/* HCR definitions */
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100394#define HCR_API_BIT (ULL(1) << 41)
395#define HCR_APK_BIT (ULL(1) << 40)
Manish V Badarkhe2801ed42020-04-28 04:53:32 +0100396#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000397#define HCR_TGE_BIT (ULL(1) << 27)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700398#define HCR_RW_SHIFT U(31)
399#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100400#define HCR_AMO_BIT (ULL(1) << 5)
401#define HCR_IMO_BIT (ULL(1) << 4)
402#define HCR_FMO_BIT (ULL(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100403
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100404/* ISR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700405#define ISR_A_SHIFT U(8)
406#define ISR_I_SHIFT U(7)
407#define ISR_F_SHIFT U(6)
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100408
Achin Gupta4f6ad662013-10-25 09:08:21 +0100409/* CNTHCTL_EL2 definitions */
David Cunadofee86532017-04-13 22:38:29 +0100410#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700411#define EVNTEN_BIT (U(1) << 2)
412#define EL1PCEN_BIT (U(1) << 1)
413#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100414
415/* CNTKCTL_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700416#define EL0PTEN_BIT (U(1) << 9)
417#define EL0VTEN_BIT (U(1) << 8)
418#define EL0PCTEN_BIT (U(1) << 0)
419#define EL0VCTEN_BIT (U(1) << 1)
420#define EVNTEN_BIT (U(1) << 2)
421#define EVNTDIR_BIT (U(1) << 3)
422#define EVNTI_SHIFT U(4)
423#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100424
425/* CPTR_EL3 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700426#define TCPAC_BIT (U(1) << 31)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100427#define TAM_BIT (U(1) << 30)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700428#define TTA_BIT (U(1) << 20)
429#define TFP_BIT (U(1) << 10)
David Cunadoce88eee2017-10-20 11:30:57 +0100430#define CPTR_EZ_BIT (U(1) << 8)
David Cunadofee86532017-04-13 22:38:29 +0100431#define CPTR_EL3_RESET_VAL U(0x0)
432
433/* CPTR_EL2 definitions */
434#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
435#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100436#define CPTR_EL2_TAM_BIT (U(1) << 30)
David Cunadofee86532017-04-13 22:38:29 +0100437#define CPTR_EL2_TTA_BIT (U(1) << 20)
438#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunadoce88eee2017-10-20 11:30:57 +0100439#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunadofee86532017-04-13 22:38:29 +0100440#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100441
442/* CPSR/SPSR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700443#define DAIF_FIQ_BIT (U(1) << 0)
444#define DAIF_IRQ_BIT (U(1) << 1)
445#define DAIF_ABT_BIT (U(1) << 2)
446#define DAIF_DBG_BIT (U(1) << 3)
447#define SPSR_DAIF_SHIFT U(6)
448#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100449
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700450#define SPSR_AIF_SHIFT U(6)
451#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100452
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700453#define SPSR_E_SHIFT U(9)
454#define SPSR_E_MASK U(0x1)
455#define SPSR_E_LITTLE U(0x0)
456#define SPSR_E_BIG U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100457
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700458#define SPSR_T_SHIFT U(5)
459#define SPSR_T_MASK U(0x1)
460#define SPSR_T_ARM U(0x0)
461#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100462
Dimitris Papastamosc52ebdc2017-12-18 13:46:21 +0000463#define SPSR_M_SHIFT U(4)
464#define SPSR_M_MASK U(0x1)
465#define SPSR_M_AARCH64 U(0x0)
466#define SPSR_M_AARCH32 U(0x1)
467
Alexei Fedorov813c9f92020-03-03 13:31:58 +0000468#define SPSR_EL_SHIFT U(2)
469#define SPSR_EL_WIDTH U(2)
470
John Tsichritzis55534172019-07-23 11:12:41 +0100471#define SPSR_SSBS_BIT_AARCH64 BIT_64(12)
472#define SPSR_SSBS_BIT_AARCH32 BIT_64(23)
473
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100474#define DISABLE_ALL_EXCEPTIONS \
475 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
476
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000477#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
478
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000479/*
480 * RMR_EL3 definitions
481 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700482#define RMR_EL3_RR_BIT (U(1) << 1)
483#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000484
485/*
486 * HI-VECTOR address for AArch32 state
487 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000488#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100489
490/*
491 * TCR defintions
492 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000493#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100494#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700495#define TCR_EL1_IPS_SHIFT U(32)
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100496#define TCR_EL2_PS_SHIFT U(16)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700497#define TCR_EL3_PS_SHIFT U(16)
Lin Ma741a3822014-06-27 16:56:30 -0700498
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100499#define TCR_TxSZ_MIN ULL(16)
500#define TCR_TxSZ_MAX ULL(39)
Sathees Balya74155972019-01-25 11:36:01 +0000501#define TCR_TxSZ_MAX_TTST ULL(48)
Antonio Nino Diazd48ae612016-08-02 09:21:41 +0100502
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000503#define TCR_T0SZ_SHIFT U(0)
504#define TCR_T1SZ_SHIFT U(16)
505
Lin Ma741a3822014-06-27 16:56:30 -0700506/* (internal) physical address size bits in EL3/EL1 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100507#define TCR_PS_BITS_4GB ULL(0x0)
508#define TCR_PS_BITS_64GB ULL(0x1)
509#define TCR_PS_BITS_1TB ULL(0x2)
510#define TCR_PS_BITS_4TB ULL(0x3)
511#define TCR_PS_BITS_16TB ULL(0x4)
512#define TCR_PS_BITS_256TB ULL(0x5)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100513
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700514#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
515#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
516#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
517#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
518#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
519#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100520
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100521#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
522#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
523#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
524#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100525
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100526#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
527#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
528#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
529#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100530
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100531#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
532#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
533#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100534
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000535#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
536#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
537#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
538#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
539
540#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
541#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
542#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
543#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
544
545#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
546#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
547#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
548
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100549#define TCR_TG0_SHIFT U(14)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100550#define TCR_TG0_MASK ULL(3)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100551#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
552#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
553#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
554
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000555#define TCR_TG1_SHIFT U(30)
556#define TCR_TG1_MASK ULL(3)
557#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
558#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
559#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
560
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100561#define TCR_EPD0_BIT (ULL(1) << 7)
562#define TCR_EPD1_BIT (ULL(1) << 23)
Antonio Nino Diazc8274a82017-09-15 10:30:34 +0100563
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700564#define MODE_SP_SHIFT U(0x0)
565#define MODE_SP_MASK U(0x1)
566#define MODE_SP_EL0 U(0x0)
567#define MODE_SP_ELX U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100568
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700569#define MODE_RW_SHIFT U(0x4)
570#define MODE_RW_MASK U(0x1)
571#define MODE_RW_64 U(0x0)
572#define MODE_RW_32 U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100573
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700574#define MODE_EL_SHIFT U(0x2)
575#define MODE_EL_MASK U(0x3)
Alexei Fedorov813c9f92020-03-03 13:31:58 +0000576#define MODE_EL_WIDTH U(0x2)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700577#define MODE_EL3 U(0x3)
578#define MODE_EL2 U(0x2)
579#define MODE_EL1 U(0x1)
580#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100581
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700582#define MODE32_SHIFT U(0)
583#define MODE32_MASK U(0xf)
584#define MODE32_usr U(0x0)
585#define MODE32_fiq U(0x1)
586#define MODE32_irq U(0x2)
587#define MODE32_svc U(0x3)
588#define MODE32_mon U(0x6)
589#define MODE32_abt U(0x7)
590#define MODE32_hyp U(0xa)
591#define MODE32_und U(0xb)
592#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100593
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100594#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
595#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
596#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
597#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100598
John Tsichritzis55534172019-07-23 11:12:41 +0100599#define SPSR_64(el, sp, daif) \
600 (((MODE_RW_64 << MODE_RW_SHIFT) | \
601 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
602 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
603 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \
604 (~(SPSR_SSBS_BIT_AARCH64)))
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100605
606#define SPSR_MODE32(mode, isa, endian, aif) \
John Tsichritzis55534172019-07-23 11:12:41 +0100607 (((MODE_RW_32 << MODE_RW_SHIFT) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700608 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
609 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
610 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
John Tsichritzis55534172019-07-23 11:12:41 +0100611 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \
612 (~(SPSR_SSBS_BIT_AARCH32)))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100613
Dan Handley0cdebbd2015-03-30 17:15:16 +0100614/*
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100615 * TTBR Definitions
616 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100617#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100618
619/*
Dan Handley0cdebbd2015-03-30 17:15:16 +0100620 * CTR_EL0 definitions
621 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700622#define CTR_CWG_SHIFT U(24)
623#define CTR_CWG_MASK U(0xf)
624#define CTR_ERG_SHIFT U(20)
625#define CTR_ERG_MASK U(0xf)
626#define CTR_DMINLINE_SHIFT U(16)
627#define CTR_DMINLINE_MASK U(0xf)
628#define CTR_L1IP_SHIFT U(14)
629#define CTR_L1IP_MASK U(0x3)
630#define CTR_IMINLINE_SHIFT U(0)
631#define CTR_IMINLINE_MASK U(0xf)
Dan Handley0cdebbd2015-03-30 17:15:16 +0100632
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700633#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100634
Achin Gupta405406d2014-05-09 12:00:17 +0100635/* Physical timer control register bit fields shifts and masks */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700636#define CNTP_CTL_ENABLE_SHIFT U(0)
637#define CNTP_CTL_IMASK_SHIFT U(1)
638#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Gupta405406d2014-05-09 12:00:17 +0100639
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700640#define CNTP_CTL_ENABLE_MASK U(1)
641#define CNTP_CTL_IMASK_MASK U(1)
642#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Gupta405406d2014-05-09 12:00:17 +0100643
Varun Wadekar787a1292018-06-18 16:15:51 -0700644/* Physical timer control macros */
645#define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT)
646#define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT)
647
Achin Gupta4f6ad662013-10-25 09:08:21 +0100648/* Exception Syndrome register bits and bobs */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700649#define ESR_EC_SHIFT U(26)
650#define ESR_EC_MASK U(0x3f)
651#define ESR_EC_LENGTH U(6)
Justin Chadwell83e04882019-08-20 11:01:52 +0100652#define ESR_ISS_SHIFT U(0)
653#define ESR_ISS_LENGTH U(25)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700654#define EC_UNKNOWN U(0x0)
655#define EC_WFE_WFI U(0x1)
656#define EC_AARCH32_CP15_MRC_MCR U(0x3)
657#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
658#define EC_AARCH32_CP14_MRC_MCR U(0x5)
659#define EC_AARCH32_CP14_LDC_STC U(0x6)
660#define EC_FP_SIMD U(0x7)
661#define EC_AARCH32_CP10_MRC U(0x8)
662#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
663#define EC_ILLEGAL U(0xe)
664#define EC_AARCH32_SVC U(0x11)
665#define EC_AARCH32_HVC U(0x12)
666#define EC_AARCH32_SMC U(0x13)
667#define EC_AARCH64_SVC U(0x15)
668#define EC_AARCH64_HVC U(0x16)
669#define EC_AARCH64_SMC U(0x17)
670#define EC_AARCH64_SYS U(0x18)
671#define EC_IABORT_LOWER_EL U(0x20)
672#define EC_IABORT_CUR_EL U(0x21)
673#define EC_PC_ALIGN U(0x22)
674#define EC_DABORT_LOWER_EL U(0x24)
675#define EC_DABORT_CUR_EL U(0x25)
676#define EC_SP_ALIGN U(0x26)
677#define EC_AARCH32_FP U(0x28)
678#define EC_AARCH64_FP U(0x2c)
679#define EC_SERROR U(0x2f)
Justin Chadwell83e04882019-08-20 11:01:52 +0100680#define EC_BRK U(0x3c)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100681
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000682/*
683 * External Abort bit in Instruction and Data Aborts synchronous exception
684 * syndromes.
685 */
686#define ESR_ISS_EABORT_EA_BIT U(9)
687
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700688#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100689
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800690/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700691#define RMR_RESET_REQUEST_SHIFT U(0x1)
692#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800693
Dan Handleyed6ff952014-05-14 17:44:19 +0100694/*******************************************************************************
Antonio Nino Diazac998032017-02-27 17:23:54 +0000695 * Definitions of register offsets, fields and macros for CPU system
696 * instructions.
697 ******************************************************************************/
698
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700699#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000700#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
701#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
702
703/*******************************************************************************
Dan Handleyed6ff952014-05-14 17:44:19 +0100704 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
705 * system level implementation of the Generic Timer.
706 ******************************************************************************/
Soby Mathew2d9f7952018-06-11 16:21:30 +0100707#define CNTCTLBASE_CNTFRQ U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700708#define CNTNSAR U(0x4)
709#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handleyed6ff952014-05-14 17:44:19 +0100710
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700711#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
712#define CNTACR_RPCT_SHIFT U(0x0)
713#define CNTACR_RVCT_SHIFT U(0x1)
714#define CNTACR_RFRQ_SHIFT U(0x2)
715#define CNTACR_RVOFF_SHIFT U(0x3)
716#define CNTACR_RWVT_SHIFT U(0x4)
717#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handleyed6ff952014-05-14 17:44:19 +0100718
Soby Mathew2d9f7952018-06-11 16:21:30 +0100719/*******************************************************************************
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000720 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew2d9f7952018-06-11 16:21:30 +0100721 * system level implementation of the Generic Timer.
722 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000723/* Physical Count register. */
724#define CNTPCT_LO U(0x0)
725/* Counter Frequency register. */
726#define CNTBASEN_CNTFRQ U(0x10)
727/* Physical Timer CompareValue register. */
728#define CNTP_CVAL_LO U(0x20)
729/* Physical Timer Control register. */
730#define CNTP_CTL U(0x2c)
Soby Mathew2d9f7952018-06-11 16:21:30 +0100731
David Cunado5f55e282016-10-31 17:37:34 +0000732/* PMCR_EL0 definitions */
David Cunado4168f2f2017-10-02 17:41:39 +0100733#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700734#define PMCR_EL0_N_SHIFT U(11)
735#define PMCR_EL0_N_MASK U(0x1f)
David Cunado5f55e282016-10-31 17:37:34 +0000736#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100737#define PMCR_EL0_LP_BIT (U(1) << 7)
David Cunado4168f2f2017-10-02 17:41:39 +0100738#define PMCR_EL0_LC_BIT (U(1) << 6)
739#define PMCR_EL0_DP_BIT (U(1) << 5)
740#define PMCR_EL0_X_BIT (U(1) << 4)
741#define PMCR_EL0_D_BIT (U(1) << 3)
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100742#define PMCR_EL0_C_BIT (U(1) << 2)
743#define PMCR_EL0_P_BIT (U(1) << 1)
744#define PMCR_EL0_E_BIT (U(1) << 0)
David Cunado5f55e282016-10-31 17:37:34 +0000745
Isla Mitchell02c63072017-07-21 14:44:36 +0100746/*******************************************************************************
David Cunadoce88eee2017-10-20 11:30:57 +0100747 * Definitions for system register interface to SVE
748 ******************************************************************************/
749#define ZCR_EL3 S3_6_C1_C2_0
750#define ZCR_EL2 S3_4_C1_C2_0
751
752/* ZCR_EL3 definitions */
753#define ZCR_EL3_LEN_MASK U(0xf)
754
755/* ZCR_EL2 definitions */
756#define ZCR_EL2_LEN_MASK U(0xf)
757
758/*******************************************************************************
Isla Mitchell02c63072017-07-21 14:44:36 +0100759 * Definitions of MAIR encodings for device and normal memory
760 ******************************************************************************/
761/*
762 * MAIR encodings for device memory attributes.
763 */
764#define MAIR_DEV_nGnRnE ULL(0x0)
765#define MAIR_DEV_nGnRE ULL(0x4)
766#define MAIR_DEV_nGRE ULL(0x8)
767#define MAIR_DEV_GRE ULL(0xc)
768
769/*
770 * MAIR encodings for normal memory attributes.
771 *
772 * Cache Policy
773 * WT: Write Through
774 * WB: Write Back
775 * NC: Non-Cacheable
776 *
777 * Transient Hint
778 * NTR: Non-Transient
779 * TR: Transient
780 *
781 * Allocation Policy
782 * RA: Read Allocate
783 * WA: Write Allocate
784 * RWA: Read and Write Allocate
785 * NA: No Allocation
786 */
787#define MAIR_NORM_WT_TR_WA ULL(0x1)
788#define MAIR_NORM_WT_TR_RA ULL(0x2)
789#define MAIR_NORM_WT_TR_RWA ULL(0x3)
790#define MAIR_NORM_NC ULL(0x4)
791#define MAIR_NORM_WB_TR_WA ULL(0x5)
792#define MAIR_NORM_WB_TR_RA ULL(0x6)
793#define MAIR_NORM_WB_TR_RWA ULL(0x7)
794#define MAIR_NORM_WT_NTR_NA ULL(0x8)
795#define MAIR_NORM_WT_NTR_WA ULL(0x9)
796#define MAIR_NORM_WT_NTR_RA ULL(0xa)
797#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
798#define MAIR_NORM_WB_NTR_NA ULL(0xc)
799#define MAIR_NORM_WB_NTR_WA ULL(0xd)
800#define MAIR_NORM_WB_NTR_RA ULL(0xe)
801#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
802
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100803#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell02c63072017-07-21 14:44:36 +0100804
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100805#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
806 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell02c63072017-07-21 14:44:36 +0100807
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100808/* PAR_EL1 fields */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100809#define PAR_F_SHIFT U(0)
810#define PAR_F_MASK ULL(0x1)
811#define PAR_ADDR_SHIFT U(12)
812#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100813
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100814/*******************************************************************************
815 * Definitions for system register interface to SPE
816 ******************************************************************************/
817#define PMBLIMITR_EL1 S3_0_C9_C10_0
818
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100819/*******************************************************************************
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100820 * Definitions for system register interface to MPAM
821 ******************************************************************************/
822#define MPAMIDR_EL1 S3_0_C10_C4_4
823#define MPAM2_EL2 S3_4_C10_C5_0
824#define MPAMHCR_EL2 S3_4_C10_C4_0
825#define MPAM3_EL3 S3_6_C10_C5_0
826
827/*******************************************************************************
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100828 * Definitions for system register interface to AMU for ARMv8.4 onwards
829 ******************************************************************************/
830#define AMCR_EL0 S3_3_C13_C2_0
831#define AMCFGR_EL0 S3_3_C13_C2_1
832#define AMCGCR_EL0 S3_3_C13_C2_2
833#define AMUSERENR_EL0 S3_3_C13_C2_3
834#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
835#define AMCNTENSET0_EL0 S3_3_C13_C2_5
836#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
837#define AMCNTENSET1_EL0 S3_3_C13_C3_1
838
839/* Activity Monitor Group 0 Event Counter Registers */
840#define AMEVCNTR00_EL0 S3_3_C13_C4_0
841#define AMEVCNTR01_EL0 S3_3_C13_C4_1
842#define AMEVCNTR02_EL0 S3_3_C13_C4_2
843#define AMEVCNTR03_EL0 S3_3_C13_C4_3
844
845/* Activity Monitor Group 0 Event Type Registers */
846#define AMEVTYPER00_EL0 S3_3_C13_C6_0
847#define AMEVTYPER01_EL0 S3_3_C13_C6_1
848#define AMEVTYPER02_EL0 S3_3_C13_C6_2
849#define AMEVTYPER03_EL0 S3_3_C13_C6_3
850
Dimitris Papastamos525c37a2017-11-13 09:49:45 +0000851/* Activity Monitor Group 1 Event Counter Registers */
852#define AMEVCNTR10_EL0 S3_3_C13_C12_0
853#define AMEVCNTR11_EL0 S3_3_C13_C12_1
854#define AMEVCNTR12_EL0 S3_3_C13_C12_2
855#define AMEVCNTR13_EL0 S3_3_C13_C12_3
856#define AMEVCNTR14_EL0 S3_3_C13_C12_4
857#define AMEVCNTR15_EL0 S3_3_C13_C12_5
858#define AMEVCNTR16_EL0 S3_3_C13_C12_6
859#define AMEVCNTR17_EL0 S3_3_C13_C12_7
860#define AMEVCNTR18_EL0 S3_3_C13_C13_0
861#define AMEVCNTR19_EL0 S3_3_C13_C13_1
862#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
863#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
864#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
865#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
866#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
867#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
868
869/* Activity Monitor Group 1 Event Type Registers */
870#define AMEVTYPER10_EL0 S3_3_C13_C14_0
871#define AMEVTYPER11_EL0 S3_3_C13_C14_1
872#define AMEVTYPER12_EL0 S3_3_C13_C14_2
873#define AMEVTYPER13_EL0 S3_3_C13_C14_3
874#define AMEVTYPER14_EL0 S3_3_C13_C14_4
875#define AMEVTYPER15_EL0 S3_3_C13_C14_5
876#define AMEVTYPER16_EL0 S3_3_C13_C14_6
877#define AMEVTYPER17_EL0 S3_3_C13_C14_7
878#define AMEVTYPER18_EL0 S3_3_C13_C15_0
879#define AMEVTYPER19_EL0 S3_3_C13_C15_1
880#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
881#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
882#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
883#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
884#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
885#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
886
887/* AMCGCR_EL0 definitions */
888#define AMCGCR_EL0_CG1NC_SHIFT U(8)
889#define AMCGCR_EL0_CG1NC_LENGTH U(8)
890#define AMCGCR_EL0_CG1NC_MASK U(0xff)
891
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100892/* MPAM register definitions */
893#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Louis Mayencourtbdfa1032019-02-11 11:25:50 +0000894#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
895
896#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
897#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100898
899#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
900
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100901/*******************************************************************************
902 * RAS system registers
Sathees Balya0911df12018-12-06 13:33:24 +0000903 ******************************************************************************/
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100904#define DISR_EL1 S3_0_C12_C1_1
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100905#define DISR_A_BIT U(31)
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100906
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000907#define ERRIDR_EL1 S3_0_C5_C3_0
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100908#define ERRIDR_MASK U(0xffff)
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000909
910#define ERRSELR_EL1 S3_0_C5_C3_1
911
912/* System register access to Standard Error Record registers */
913#define ERXFR_EL1 S3_0_C5_C4_0
914#define ERXCTLR_EL1 S3_0_C5_C4_1
915#define ERXSTATUS_EL1 S3_0_C5_C4_2
916#define ERXADDR_EL1 S3_0_C5_C4_3
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000917#define ERXPFGF_EL1 S3_0_C5_C4_4
918#define ERXPFGCTL_EL1 S3_0_C5_C4_5
919#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Jan Dabros82ef8bf2018-08-30 13:52:23 +0200920#define ERXMISC0_EL1 S3_0_C5_C5_0
921#define ERXMISC1_EL1 S3_0_C5_C5_1
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000922
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000923#define ERXCTLR_ED_BIT (U(1) << 0)
924#define ERXCTLR_UE_BIT (U(1) << 4)
925
926#define ERXPFGCTL_UC_BIT (U(1) << 1)
927#define ERXPFGCTL_UEU_BIT (U(1) << 2)
928#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
929
930/*******************************************************************************
931 * Armv8.3 Pointer Authentication Registers
Sathees Balya0911df12018-12-06 13:33:24 +0000932 ******************************************************************************/
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000933#define APIAKeyLo_EL1 S3_0_C2_C1_0
934#define APIAKeyHi_EL1 S3_0_C2_C1_1
935#define APIBKeyLo_EL1 S3_0_C2_C1_2
936#define APIBKeyHi_EL1 S3_0_C2_C1_3
937#define APDAKeyLo_EL1 S3_0_C2_C2_0
938#define APDAKeyHi_EL1 S3_0_C2_C2_1
939#define APDBKeyLo_EL1 S3_0_C2_C2_2
940#define APDBKeyHi_EL1 S3_0_C2_C2_3
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000941#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000942#define APGAKeyHi_EL1 S3_0_C2_C3_1
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000943
Sathees Balya0911df12018-12-06 13:33:24 +0000944/*******************************************************************************
945 * Armv8.4 Data Independent Timing Registers
946 ******************************************************************************/
947#define DIT S3_3_C4_C2_5
948#define DIT_BIT BIT(24)
949
John Tsichritzis1f9ff492019-03-04 16:41:26 +0000950/*******************************************************************************
951 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
952 ******************************************************************************/
953#define SSBS S3_3_C4_C2_6
954
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100955/*******************************************************************************
956 * Armv8.5 - Memory Tagging Extension Registers
957 ******************************************************************************/
958#define TFSRE0_EL1 S3_0_C5_C6_1
959#define TFSR_EL1 S3_0_C5_C6_0
960#define RGSR_EL1 S3_0_C1_C0_5
961#define GCR_EL1 S3_0_C1_C0_6
962
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500963/*******************************************************************************
964 * Definitions for DynamicIQ Shared Unit registers
965 ******************************************************************************/
966#define CLUSTERPWRDN_EL1 S3_0_c15_c3_6
967
968/* CLUSTERPWRDN_EL1 register definitions */
969#define DSU_CLUSTER_PWR_OFF 0
970#define DSU_CLUSTER_PWR_ON 1
971#define DSU_CLUSTER_PWR_MASK U(1)
972
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100973#endif /* ARCH_H */