blob: b479859b0248b5b411b382f69a9f6c88f7f809ee [file] [log] [blame]
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02001/*
Madhukar Pappireddyfc9b4112019-12-23 14:49:52 -06002 * Copyright (c) 2018-2020, Renesas Electronics Corporation. All rights reserved.
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <string.h>
8
Marek Vasut93c85fc2018-10-02 20:45:18 +02009#include <libfdt.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020011#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012
13#include <arch_helpers.h>
14#include <bl1/bl1.h>
15#include <common/bl_common.h>
16#include <common/debug.h>
17#include <common/desc_image_load.h>
Marek Vasutb25ee352021-02-13 19:09:29 +010018#include <common/image_decompress.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <drivers/console.h>
Toshiyuki Ogasahara04f16282019-12-13 14:43:52 +090020#include <drivers/io/io_driver.h>
21#include <drivers/io/io_storage.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/mmio.h>
23#include <lib/xlat_tables/xlat_tables_defs.h>
24#include <plat/common/platform.h>
Marek Vasutb25ee352021-02-13 19:09:29 +010025#if RCAR_GEN3_BL33_GZIP == 1
26#include <tf_gunzip.h>
27#endif
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020028
29#include "avs_driver.h"
30#include "boot_init_dram.h"
31#include "cpg_registers.h"
32#include "board.h"
33#include "emmc_def.h"
34#include "emmc_hal.h"
35#include "emmc_std.h"
36
37#if PMIC_ROHM_BD9571 && RCAR_SYSTEM_RESET_KEEPON_DDR
38#include "iic_dvfs.h"
39#endif
40
41#include "io_common.h"
Toshiyuki Ogasahara04f16282019-12-13 14:43:52 +090042#include "io_rcar.h"
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020043#include "qos_init.h"
44#include "rcar_def.h"
45#include "rcar_private.h"
46#include "rcar_version.h"
47#include "rom_api.h"
48
Madhukar Pappireddyfc9b4112019-12-23 14:49:52 -060049#if RCAR_BL2_DCACHE == 1
50/*
51 * Following symbols are only used during plat_arch_setup() only
52 * when RCAR_BL2_DCACHE is enabled.
53 */
54static const uint64_t BL2_RO_BASE = BL_CODE_BASE;
55static const uint64_t BL2_RO_LIMIT = BL_CODE_END;
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020056
57#if USE_COHERENT_MEM
Madhukar Pappireddyfc9b4112019-12-23 14:49:52 -060058static const uint64_t BL2_COHERENT_RAM_BASE = BL_COHERENT_RAM_BASE;
59static const uint64_t BL2_COHERENT_RAM_LIMIT = BL_COHERENT_RAM_END;
60#endif
61
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020062#endif
63
64extern void plat_rcar_gic_driver_init(void);
65extern void plat_rcar_gic_init(void);
66extern void bl2_enter_bl31(const struct entry_point_info *bl_ep_info);
67extern void bl2_system_cpg_init(void);
68extern void bl2_secure_setting(void);
69extern void bl2_cpg_init(void);
70extern void rcar_io_emmc_setup(void);
71extern void rcar_io_setup(void);
72extern void rcar_swdt_release(void);
73extern void rcar_swdt_init(void);
74extern void rcar_rpc_init(void);
75extern void rcar_pfc_init(void);
76extern void rcar_dma_init(void);
77
Marek Vasut1eca7782018-12-28 20:12:13 +010078static void bl2_init_generic_timer(void);
79
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020080/* R-Car Gen3 product check */
81#if (RCAR_LSI == RCAR_H3) || (RCAR_LSI == RCAR_H3N)
Marek Vasut9cadc782019-08-06 19:13:22 +020082#define TARGET_PRODUCT PRR_PRODUCT_H3
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020083#define TARGET_NAME "R-Car H3"
84#elif RCAR_LSI == RCAR_M3
Marek Vasut9cadc782019-08-06 19:13:22 +020085#define TARGET_PRODUCT PRR_PRODUCT_M3
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020086#define TARGET_NAME "R-Car M3"
87#elif RCAR_LSI == RCAR_M3N
Marek Vasut9cadc782019-08-06 19:13:22 +020088#define TARGET_PRODUCT PRR_PRODUCT_M3N
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020089#define TARGET_NAME "R-Car M3N"
Valentine Barshakf2184142018-10-30 02:06:17 +030090#elif RCAR_LSI == RCAR_V3M
Marek Vasut9cadc782019-08-06 19:13:22 +020091#define TARGET_PRODUCT PRR_PRODUCT_V3M
Valentine Barshakf2184142018-10-30 02:06:17 +030092#define TARGET_NAME "R-Car V3M"
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020093#elif RCAR_LSI == RCAR_E3
Marek Vasut9cadc782019-08-06 19:13:22 +020094#define TARGET_PRODUCT PRR_PRODUCT_E3
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +020095#define TARGET_NAME "R-Car E3"
Marek Vasut4ae342c2019-01-05 13:56:03 +010096#elif RCAR_LSI == RCAR_D3
Marek Vasut9cadc782019-08-06 19:13:22 +020097#define TARGET_PRODUCT PRR_PRODUCT_D3
Marek Vasut4ae342c2019-01-05 13:56:03 +010098#define TARGET_NAME "R-Car D3"
Marek Vasut94cc0f82018-12-28 20:11:26 +010099#elif RCAR_LSI == RCAR_AUTO
Valentine Barshakf2184142018-10-30 02:06:17 +0300100#define TARGET_NAME "R-Car H3/M3/M3N/V3M"
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200101#endif
102
103#if (RCAR_LSI == RCAR_E3)
104#define GPIO_INDT (GPIO_INDT6)
105#define GPIO_BKUP_TRG_SHIFT ((uint32_t)1U<<13U)
106#else
107#define GPIO_INDT (GPIO_INDT1)
108#define GPIO_BKUP_TRG_SHIFT ((uint32_t)1U<<8U)
109#endif
110
111CASSERT((PARAMS_BASE + sizeof(bl2_to_bl31_params_mem_t) + 0x100)
112 < (RCAR_SHARED_MEM_BASE + RCAR_SHARED_MEM_SIZE),
113 assert_bl31_params_do_not_fit_in_shared_memory);
114
115static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
116
Marek Vasut93c85fc2018-10-02 20:45:18 +0200117/* FDT with DRAM configuration */
118uint64_t fdt_blob[PAGE_SIZE_4KB / sizeof(uint64_t)];
119static void *fdt = (void *)fdt_blob;
120
121static void unsigned_num_print(unsigned long long int unum, unsigned int radix,
122 char *string)
123{
124 /* Just need enough space to store 64 bit decimal integer */
125 char num_buf[20];
126 int i = 0;
127 unsigned int rem;
128
129 do {
130 rem = unum % radix;
131 if (rem < 0xa)
132 num_buf[i] = '0' + rem;
133 else
134 num_buf[i] = 'a' + (rem - 0xa);
135 i++;
136 unum /= radix;
137 } while (unum > 0U);
138
139 while (--i >= 0)
140 *string++ = num_buf[i];
Marek Vasut64299332020-04-11 19:02:29 +0200141 *string = 0;
Marek Vasut93c85fc2018-10-02 20:45:18 +0200142}
143
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200144#if (RCAR_LOSSY_ENABLE == 1)
145typedef struct bl2_lossy_info {
146 uint32_t magic;
147 uint32_t a0;
148 uint32_t b0;
149} bl2_lossy_info_t;
150
Marek Vasut4d693c22018-10-11 16:53:58 +0200151static void bl2_lossy_gen_fdt(uint32_t no, uint64_t start_addr,
152 uint64_t end_addr, uint32_t format,
153 uint32_t enable, int fcnlnode)
154{
155 const uint64_t fcnlsize = cpu_to_fdt64(end_addr - start_addr);
156 char nodename[40] = { 0 };
157 int ret, node;
158
159 /* Ignore undefined addresses */
160 if (start_addr == 0 && end_addr == 0)
161 return;
162
163 snprintf(nodename, sizeof(nodename), "lossy-decompression@");
164 unsigned_num_print(start_addr, 16, nodename + strlen(nodename));
165
166 node = ret = fdt_add_subnode(fdt, fcnlnode, nodename);
167 if (ret < 0) {
168 NOTICE("BL2: Cannot create FCNL node (ret=%i)\n", ret);
169 panic();
170 }
171
172 ret = fdt_setprop_string(fdt, node, "compatible",
173 "renesas,lossy-decompression");
174 if (ret < 0) {
175 NOTICE("BL2: Cannot add FCNL compat string (ret=%i)\n", ret);
176 panic();
177 }
178
179 ret = fdt_appendprop_string(fdt, node, "compatible",
180 "shared-dma-pool");
181 if (ret < 0) {
182 NOTICE("BL2: Cannot append FCNL compat string (ret=%i)\n", ret);
183 panic();
184 }
185
186 ret = fdt_setprop_u64(fdt, node, "reg", start_addr);
187 if (ret < 0) {
188 NOTICE("BL2: Cannot add FCNL reg prop (ret=%i)\n", ret);
189 panic();
190 }
191
192 ret = fdt_appendprop(fdt, node, "reg", &fcnlsize, sizeof(fcnlsize));
193 if (ret < 0) {
194 NOTICE("BL2: Cannot append FCNL reg size prop (ret=%i)\n", ret);
195 panic();
196 }
197
198 ret = fdt_setprop(fdt, node, "no-map", NULL, 0);
199 if (ret < 0) {
200 NOTICE("BL2: Cannot add FCNL no-map prop (ret=%i)\n", ret);
201 panic();
202 }
203
204 ret = fdt_setprop_u32(fdt, node, "renesas,formats", format);
205 if (ret < 0) {
206 NOTICE("BL2: Cannot add FCNL formats prop (ret=%i)\n", ret);
207 panic();
208 }
209}
210
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200211static void bl2_lossy_setting(uint32_t no, uint64_t start_addr,
212 uint64_t end_addr, uint32_t format,
Marek Vasut4d693c22018-10-11 16:53:58 +0200213 uint32_t enable, int fcnlnode)
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200214{
215 bl2_lossy_info_t info;
216 uint32_t reg;
217
Marek Vasut4d693c22018-10-11 16:53:58 +0200218 bl2_lossy_gen_fdt(no, start_addr, end_addr, format, enable, fcnlnode);
219
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200220 reg = format | (start_addr >> 20);
221 mmio_write_32(AXI_DCMPAREACRA0 + 0x8 * no, reg);
222 mmio_write_32(AXI_DCMPAREACRB0 + 0x8 * no, end_addr >> 20);
223 mmio_write_32(AXI_DCMPAREACRA0 + 0x8 * no, reg | enable);
224
225 info.magic = 0x12345678U;
226 info.a0 = mmio_read_32(AXI_DCMPAREACRA0 + 0x8 * no);
227 info.b0 = mmio_read_32(AXI_DCMPAREACRB0 + 0x8 * no);
228
229 mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no, info.magic);
230 mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no + 0x4, info.a0);
231 mmio_write_32(LOSSY_PARAMS_BASE + sizeof(info) * no + 0x8, info.b0);
232
233 NOTICE(" Entry %d: DCMPAREACRAx:0x%x DCMPAREACRBx:0x%x\n", no,
234 mmio_read_32(AXI_DCMPAREACRA0 + 0x8 * no),
235 mmio_read_32(AXI_DCMPAREACRB0 + 0x8 * no));
236}
237#endif
238
239void bl2_plat_flush_bl31_params(void)
240{
241 uint32_t product_cut, product, cut;
242 uint32_t boot_dev, boot_cpu;
243 uint32_t lcs, reg, val;
244
245 reg = mmio_read_32(RCAR_MODEMR);
246 boot_dev = reg & MODEMR_BOOT_DEV_MASK;
247
248 if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 ||
249 boot_dev == MODEMR_BOOT_DEV_EMMC_50X8)
250 emmc_terminate();
251
252 if ((reg & MODEMR_BOOT_CPU_MASK) != MODEMR_BOOT_CPU_CR7)
253 bl2_secure_setting();
254
255 reg = mmio_read_32(RCAR_PRR);
Marek Vasut9cadc782019-08-06 19:13:22 +0200256 product_cut = reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK);
257 product = reg & PRR_PRODUCT_MASK;
258 cut = reg & PRR_CUT_MASK;
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200259
Marek Vasut9cadc782019-08-06 19:13:22 +0200260 if (product == PRR_PRODUCT_M3 && PRR_PRODUCT_30 > cut)
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200261 goto tlb;
262
Marek Vasut9cadc782019-08-06 19:13:22 +0200263 if (product == PRR_PRODUCT_H3 && PRR_PRODUCT_20 > cut)
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200264 goto tlb;
265
Marek Vasut9cadc782019-08-06 19:13:22 +0200266 if (product == PRR_PRODUCT_D3)
Marek Vasut4ae342c2019-01-05 13:56:03 +0100267 goto tlb;
268
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200269 /* Disable MFIS write protection */
270 mmio_write_32(MFISWPCNTR, MFISWPCNTR_PASSWORD | 1);
271
272tlb:
273 reg = mmio_read_32(RCAR_MODEMR);
274 boot_cpu = reg & MODEMR_BOOT_CPU_MASK;
275 if (boot_cpu != MODEMR_BOOT_CPU_CA57 &&
276 boot_cpu != MODEMR_BOOT_CPU_CA53)
277 goto mmu;
278
Marek Vasut9cadc782019-08-06 19:13:22 +0200279 if (product_cut == PRR_PRODUCT_H3_CUT20) {
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200280 mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE);
281 mmio_write_32(IPMMUVI1_IMSCTLR, IMSCTLR_DISCACHE);
282 mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE);
283 mmio_write_32(IPMMUPV1_IMSCTLR, IMSCTLR_DISCACHE);
284 mmio_write_32(IPMMUPV2_IMSCTLR, IMSCTLR_DISCACHE);
285 mmio_write_32(IPMMUPV3_IMSCTLR, IMSCTLR_DISCACHE);
Marek Vasut9cadc782019-08-06 19:13:22 +0200286 } else if (product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_10) ||
287 product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_11)) {
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200288 mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE);
289 mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE);
Marek Vasut9cadc782019-08-06 19:13:22 +0200290 } else if ((product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_10)) ||
291 (product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_11))) {
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200292 mmio_write_32(IPMMUVI0_IMSCTLR, IMSCTLR_DISCACHE);
Marek Vasute6208012018-12-31 16:48:04 +0100293 mmio_write_32(IPMMUVP0_IMSCTLR, IMSCTLR_DISCACHE);
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200294 mmio_write_32(IPMMUPV0_IMSCTLR, IMSCTLR_DISCACHE);
295 }
296
Marek Vasut9cadc782019-08-06 19:13:22 +0200297 if (product_cut == (PRR_PRODUCT_H3_CUT20) ||
298 product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_10) ||
299 product_cut == (PRR_PRODUCT_M3N | PRR_PRODUCT_11) ||
300 product_cut == (PRR_PRODUCT_E3 | PRR_PRODUCT_10)) {
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200301 mmio_write_32(IPMMUHC_IMSCTLR, IMSCTLR_DISCACHE);
302 mmio_write_32(IPMMURT_IMSCTLR, IMSCTLR_DISCACHE);
303 mmio_write_32(IPMMUMP_IMSCTLR, IMSCTLR_DISCACHE);
304
305 mmio_write_32(IPMMUDS0_IMSCTLR, IMSCTLR_DISCACHE);
306 mmio_write_32(IPMMUDS1_IMSCTLR, IMSCTLR_DISCACHE);
307 }
308
309mmu:
310 mmio_write_32(IPMMUMM_IMSCTLR, IPMMUMM_IMSCTLR_ENABLE);
311 mmio_write_32(IPMMUMM_IMAUXCTLR, IPMMUMM_IMAUXCTLR_NMERGE40_BIT);
312
313 val = rcar_rom_get_lcs(&lcs);
314 if (val) {
315 ERROR("BL2: Failed to get the LCS. (%d)\n", val);
316 panic();
317 }
318
319 if (lcs == LCS_SE)
320 mmio_clrbits_32(P_ARMREG_SEC_CTRL, P_ARMREG_SEC_CTRL_PROT);
321
322 rcar_swdt_release();
323 bl2_system_cpg_init();
324
325#if RCAR_BL2_DCACHE == 1
326 /* Disable data cache (clean and invalidate) */
327 disable_mmu_el3();
328#endif
329}
330
331static uint32_t is_ddr_backup_mode(void)
332{
333#if RCAR_SYSTEM_SUSPEND
334 static uint32_t reason = RCAR_COLD_BOOT;
335 static uint32_t once;
336
337#if PMIC_ROHM_BD9571 && RCAR_SYSTEM_RESET_KEEPON_DDR
338 uint8_t data;
339#endif
340 if (once)
341 return reason;
342
343 once = 1;
344 if ((mmio_read_32(GPIO_INDT) & GPIO_BKUP_TRG_SHIFT) == 0)
345 return reason;
346
347#if PMIC_ROHM_BD9571 && RCAR_SYSTEM_RESET_KEEPON_DDR
348 if (rcar_iic_dvfs_receive(PMIC, REG_KEEP10, &data)) {
349 ERROR("BL2: REG Keep10 READ ERROR.\n");
350 panic();
351 }
352
353 if (KEEP10_MAGIC != data)
354 reason = RCAR_WARM_BOOT;
355#else
356 reason = RCAR_WARM_BOOT;
357#endif
358 return reason;
359#else
360 return RCAR_COLD_BOOT;
361#endif
362}
363
Marek Vasutb25ee352021-02-13 19:09:29 +0100364#if RCAR_GEN3_BL33_GZIP == 1
365void bl2_plat_preload_setup(void)
366{
367 image_decompress_init(BL33_COMP_BASE, BL33_COMP_SIZE, gunzip);
368}
369#endif
370
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200371int bl2_plat_handle_pre_image_load(unsigned int image_id)
372{
373 u_register_t *boot_kind = (void *) BOOT_KIND_BASE;
374 bl_mem_params_node_t *bl_mem_params;
375
Marek Vasutb25ee352021-02-13 19:09:29 +0100376 bl_mem_params = get_bl_mem_params_node(image_id);
377
378#if RCAR_GEN3_BL33_GZIP == 1
379 if (image_id == BL33_IMAGE_ID) {
380 image_decompress_prepare(&bl_mem_params->image_info);
381 }
382#endif
383
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200384 if (image_id != BL31_IMAGE_ID)
385 return 0;
386
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200387 if (is_ddr_backup_mode() == RCAR_COLD_BOOT)
388 goto cold_boot;
389
390 *boot_kind = RCAR_WARM_BOOT;
391 flush_dcache_range(BOOT_KIND_BASE, sizeof(*boot_kind));
392
393 console_flush();
394 bl2_plat_flush_bl31_params();
395
396 /* will not return */
397 bl2_enter_bl31(&bl_mem_params->ep_info);
398
399cold_boot:
400 *boot_kind = RCAR_COLD_BOOT;
401 flush_dcache_range(BOOT_KIND_BASE, sizeof(*boot_kind));
402
403 return 0;
404}
405
Toshiyuki Ogasahara04f16282019-12-13 14:43:52 +0900406static uint64_t rcar_get_dest_addr_from_cert(uint32_t certid, uintptr_t *dest)
407{
408 uint32_t cert, len;
409 int ret;
410
411 ret = rcar_get_certificate(certid, &cert);
412 if (ret) {
413 ERROR("%s : cert file load error", __func__);
414 return 1;
415 }
416
417 rcar_read_certificate((uint64_t) cert, &len, dest);
418
419 return 0;
420}
421
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200422int bl2_plat_handle_post_image_load(unsigned int image_id)
423{
424 static bl2_to_bl31_params_mem_t *params;
425 bl_mem_params_node_t *bl_mem_params;
Toshiyuki Ogasahara04f16282019-12-13 14:43:52 +0900426 uintptr_t dest;
427 int ret;
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200428
429 if (!params) {
430 params = (bl2_to_bl31_params_mem_t *) PARAMS_BASE;
431 memset((void *)PARAMS_BASE, 0, sizeof(*params));
432 }
433
434 bl_mem_params = get_bl_mem_params_node(image_id);
435
436 switch (image_id) {
437 case BL31_IMAGE_ID:
Toshiyuki Ogasahara04f16282019-12-13 14:43:52 +0900438 ret = rcar_get_dest_addr_from_cert(SOC_FW_CONTENT_CERT_ID,
439 &dest);
440 if (!ret)
441 bl_mem_params->image_info.image_base = dest;
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200442 break;
443 case BL32_IMAGE_ID:
Toshiyuki Ogasahara04f16282019-12-13 14:43:52 +0900444 ret = rcar_get_dest_addr_from_cert(TRUSTED_OS_FW_CONTENT_CERT_ID,
445 &dest);
446 if (!ret)
447 bl_mem_params->image_info.image_base = dest;
448
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200449 memcpy(&params->bl32_ep_info, &bl_mem_params->ep_info,
450 sizeof(entry_point_info_t));
451 break;
452 case BL33_IMAGE_ID:
Marek Vasutb25ee352021-02-13 19:09:29 +0100453#if RCAR_GEN3_BL33_GZIP == 1
454 if ((mmio_read_32(BL33_COMP_BASE) & 0xffff) == 0x8b1f) {
455 /* decompress gzip-compressed image */
456 ret = image_decompress(&bl_mem_params->image_info);
457 if (ret != 0) {
458 return ret;
459 }
460 } else {
461 /* plain image, copy it in place */
462 memcpy((void *)BL33_BASE, (void *)BL33_COMP_BASE,
463 bl_mem_params->image_info.image_size);
464 }
465#endif
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200466 memcpy(&params->bl33_ep_info, &bl_mem_params->ep_info,
467 sizeof(entry_point_info_t));
468 break;
469 }
470
471 return 0;
472}
473
Marek Vasutc7077c62018-12-26 15:57:08 +0100474struct meminfo *bl2_plat_sec_mem_layout(void)
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200475{
476 return &bl2_tzram_layout;
477}
478
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100479static void bl2_populate_compatible_string(void *dt)
Marek Vasuta987b002018-10-11 16:15:41 +0200480{
481 uint32_t board_type;
482 uint32_t board_rev;
483 uint32_t reg;
484 int ret;
485
Marek Vasut688251a2020-01-06 03:26:43 +0100486 fdt_setprop_u32(dt, 0, "#address-cells", 2);
487 fdt_setprop_u32(dt, 0, "#size-cells", 2);
488
Marek Vasuta987b002018-10-11 16:15:41 +0200489 /* Populate compatible string */
490 rcar_get_board_type(&board_type, &board_rev);
491 switch (board_type) {
492 case BOARD_SALVATOR_X:
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100493 ret = fdt_setprop_string(dt, 0, "compatible",
Marek Vasuta987b002018-10-11 16:15:41 +0200494 "renesas,salvator-x");
495 break;
496 case BOARD_SALVATOR_XS:
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100497 ret = fdt_setprop_string(dt, 0, "compatible",
Marek Vasuta987b002018-10-11 16:15:41 +0200498 "renesas,salvator-xs");
499 break;
500 case BOARD_STARTER_KIT:
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100501 ret = fdt_setprop_string(dt, 0, "compatible",
Marek Vasuta987b002018-10-11 16:15:41 +0200502 "renesas,m3ulcb");
503 break;
504 case BOARD_STARTER_KIT_PRE:
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100505 ret = fdt_setprop_string(dt, 0, "compatible",
Marek Vasuta987b002018-10-11 16:15:41 +0200506 "renesas,h3ulcb");
507 break;
Valentine Barshakf2184142018-10-30 02:06:17 +0300508 case BOARD_EAGLE:
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100509 ret = fdt_setprop_string(dt, 0, "compatible",
Valentine Barshakf2184142018-10-30 02:06:17 +0300510 "renesas,eagle");
511 break;
Marek Vasuta987b002018-10-11 16:15:41 +0200512 case BOARD_EBISU:
513 case BOARD_EBISU_4D:
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100514 ret = fdt_setprop_string(dt, 0, "compatible",
Marek Vasuta987b002018-10-11 16:15:41 +0200515 "renesas,ebisu");
516 break;
Marek Vasut4ae342c2019-01-05 13:56:03 +0100517 case BOARD_DRAAK:
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100518 ret = fdt_setprop_string(dt, 0, "compatible",
Marek Vasut4ae342c2019-01-05 13:56:03 +0100519 "renesas,draak");
520 break;
Marek Vasuta987b002018-10-11 16:15:41 +0200521 default:
522 NOTICE("BL2: Cannot set compatible string, board unsupported\n");
523 panic();
524 }
525
526 if (ret < 0) {
527 NOTICE("BL2: Cannot set compatible string (ret=%i)\n", ret);
528 panic();
529 }
530
531 reg = mmio_read_32(RCAR_PRR);
Marek Vasut9cadc782019-08-06 19:13:22 +0200532 switch (reg & PRR_PRODUCT_MASK) {
533 case PRR_PRODUCT_H3:
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100534 ret = fdt_appendprop_string(dt, 0, "compatible",
Marek Vasuta987b002018-10-11 16:15:41 +0200535 "renesas,r8a7795");
536 break;
Marek Vasut9cadc782019-08-06 19:13:22 +0200537 case PRR_PRODUCT_M3:
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100538 ret = fdt_appendprop_string(dt, 0, "compatible",
Marek Vasuta987b002018-10-11 16:15:41 +0200539 "renesas,r8a7796");
540 break;
Marek Vasut9cadc782019-08-06 19:13:22 +0200541 case PRR_PRODUCT_M3N:
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100542 ret = fdt_appendprop_string(dt, 0, "compatible",
Marek Vasuta987b002018-10-11 16:15:41 +0200543 "renesas,r8a77965");
544 break;
Marek Vasut9cadc782019-08-06 19:13:22 +0200545 case PRR_PRODUCT_V3M:
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100546 ret = fdt_appendprop_string(dt, 0, "compatible",
Valentine Barshakf2184142018-10-30 02:06:17 +0300547 "renesas,r8a77970");
548 break;
Marek Vasut9cadc782019-08-06 19:13:22 +0200549 case PRR_PRODUCT_E3:
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100550 ret = fdt_appendprop_string(dt, 0, "compatible",
Marek Vasuta987b002018-10-11 16:15:41 +0200551 "renesas,r8a77990");
552 break;
Marek Vasut9cadc782019-08-06 19:13:22 +0200553 case PRR_PRODUCT_D3:
Justin Chadwell7d0e3ba2019-09-17 15:21:50 +0100554 ret = fdt_appendprop_string(dt, 0, "compatible",
Marek Vasut4ae342c2019-01-05 13:56:03 +0100555 "renesas,r8a77995");
556 break;
Marek Vasuta987b002018-10-11 16:15:41 +0200557 default:
558 NOTICE("BL2: Cannot set compatible string, SoC unsupported\n");
559 panic();
560 }
561
562 if (ret < 0) {
563 NOTICE("BL2: Cannot set compatible string (ret=%i)\n", ret);
564 panic();
565 }
566}
567
Marek Vasut5ca408a2021-04-16 21:25:27 +0200568static void bl2_add_dram_entry(uint64_t start, uint64_t size)
Marek Vasut6a6881a2018-10-02 20:43:09 +0200569{
Marek Vasut93c85fc2018-10-02 20:45:18 +0200570 char nodename[32] = { 0 };
Marek Vasut93c85fc2018-10-02 20:45:18 +0200571 uint64_t fdtsize;
Marek Vasut5ca408a2021-04-16 21:25:27 +0200572 int ret, node;
573
574 fdtsize = cpu_to_fdt64(size);
575
576 snprintf(nodename, sizeof(nodename), "memory@");
577 unsigned_num_print(start, 16, nodename + strlen(nodename));
578 node = ret = fdt_add_subnode(fdt, 0, nodename);
579 if (ret < 0) {
580 goto err;
581 }
582
583 ret = fdt_setprop_string(fdt, node, "device_type", "memory");
584 if (ret < 0) {
585 goto err;
586 }
587
588 ret = fdt_setprop_u64(fdt, node, "reg", start);
589 if (ret < 0) {
590 goto err;
591 }
592
593 ret = fdt_appendprop(fdt, node, "reg", &fdtsize,
594 sizeof(fdtsize));
595 if (ret < 0) {
596 goto err;
597 }
598
599 return;
600err:
601 NOTICE("BL2: Cannot add memory node [%llx - %llx] to FDT (ret=%i)\n",
602 start, start + size - 1, ret);
603 panic();
604}
605
606static void bl2_advertise_dram_entries(uint64_t dram_config[8])
607{
Marek Vasut9601d5a2021-04-16 21:39:36 +0200608 uint64_t start, size, size32;
Marek Vasut5ca408a2021-04-16 21:25:27 +0200609 int chan;
Marek Vasut6a6881a2018-10-02 20:43:09 +0200610
611 for (chan = 0; chan < 4; chan++) {
612 start = dram_config[2 * chan];
613 size = dram_config[2 * chan + 1];
614 if (!size)
615 continue;
616
Marek Vasut89c17512019-03-30 04:01:41 +0100617 NOTICE("BL2: CH%d: %llx - %llx, %lld %siB\n",
618 chan, start, start + size - 1,
619 (size >> 30) ? : size >> 20,
620 (size >> 30) ? "G" : "M");
Marek Vasut6a6881a2018-10-02 20:43:09 +0200621 }
Marek Vasut93c85fc2018-10-02 20:45:18 +0200622
623 /*
624 * We add the DT nodes in reverse order here. The fdt_add_subnode()
625 * adds the DT node before the first existing DT node, so we have
626 * to add them in reverse order to get nodes sorted by address in
627 * the resulting DT.
628 */
629 for (chan = 3; chan >= 0; chan--) {
630 start = dram_config[2 * chan];
631 size = dram_config[2 * chan + 1];
632 if (!size)
633 continue;
634
635 /*
636 * Channel 0 is mapped in 32bit space and the first
Marek Vasut9601d5a2021-04-16 21:39:36 +0200637 * 128 MiB are reserved and the maximum size is 2GiB.
Marek Vasut93c85fc2018-10-02 20:45:18 +0200638 */
639 if (chan == 0) {
Marek Vasut9601d5a2021-04-16 21:39:36 +0200640 /* Limit the 32bit entry to 2 GiB - 128 MiB */
641 size32 = size - 0x8000000U;
642 if (size32 >= 0x78000000U) {
643 size32 = 0x78000000U;
644 }
645
646 /* Emit 32bit entry, up to 2 GiB - 128 MiB long. */
647 bl2_add_dram_entry(0x48000000, size32);
648
649 /*
650 * If channel 0 is less than 2 GiB long, the
651 * entire memory fits into the 32bit space entry,
652 * so move on to the next channel.
653 */
654 if (size <= 0x80000000U) {
655 continue;
656 }
657
658 /*
659 * If channel 0 is more than 2 GiB long, emit
660 * another entry which covers the rest of the
661 * memory in channel 0, in the 64bit space.
662 *
663 * Start of this new entry is at 2 GiB offset
664 * from the beginning of the 64bit channel 0
665 * address, size is 2 GiB shorter than total
666 * size of the channel.
667 */
668 start += 0x80000000U;
669 size -= 0x80000000U;
Marek Vasut93c85fc2018-10-02 20:45:18 +0200670 }
671
Marek Vasut5ca408a2021-04-16 21:25:27 +0200672 bl2_add_dram_entry(start, size);
Marek Vasut93c85fc2018-10-02 20:45:18 +0200673 }
Marek Vasut6a6881a2018-10-02 20:43:09 +0200674}
675
Marek Vasutb0e13592018-10-02 14:53:27 +0200676static void bl2_advertise_dram_size(uint32_t product)
Marek Vasut673bc322018-10-02 13:33:32 +0200677{
Marek Vasut6a6881a2018-10-02 20:43:09 +0200678 uint64_t dram_config[8] = {
679 [0] = 0x400000000ULL,
680 [2] = 0x500000000ULL,
681 [4] = 0x600000000ULL,
682 [6] = 0x700000000ULL,
683 };
684
Marek Vasut9963f702018-10-02 15:09:04 +0200685 switch (product) {
Marek Vasut9cadc782019-08-06 19:13:22 +0200686 case PRR_PRODUCT_H3:
Marek Vasut673bc322018-10-02 13:33:32 +0200687#if (RCAR_DRAM_LPDDR4_MEMCONF == 0)
688 /* 4GB(1GBx4) */
Marek Vasut6a6881a2018-10-02 20:43:09 +0200689 dram_config[1] = 0x40000000ULL;
690 dram_config[3] = 0x40000000ULL;
691 dram_config[5] = 0x40000000ULL;
692 dram_config[7] = 0x40000000ULL;
Marek Vasut673bc322018-10-02 13:33:32 +0200693#elif (RCAR_DRAM_LPDDR4_MEMCONF == 1) && \
694 (RCAR_DRAM_CHANNEL == 5) && \
695 (RCAR_DRAM_SPLIT == 2)
696 /* 4GB(2GBx2 2ch split) */
Marek Vasut6a6881a2018-10-02 20:43:09 +0200697 dram_config[1] = 0x80000000ULL;
698 dram_config[3] = 0x80000000ULL;
Marek Vasut673bc322018-10-02 13:33:32 +0200699#elif (RCAR_DRAM_LPDDR4_MEMCONF == 1) && (RCAR_DRAM_CHANNEL == 15)
700 /* 8GB(2GBx4: default) */
Marek Vasut6a6881a2018-10-02 20:43:09 +0200701 dram_config[1] = 0x80000000ULL;
702 dram_config[3] = 0x80000000ULL;
703 dram_config[5] = 0x80000000ULL;
704 dram_config[7] = 0x80000000ULL;
Marek Vasut673bc322018-10-02 13:33:32 +0200705#endif /* RCAR_DRAM_LPDDR4_MEMCONF == 0 */
Marek Vasut9963f702018-10-02 15:09:04 +0200706 break;
Marek Vasut673bc322018-10-02 13:33:32 +0200707
Marek Vasut9cadc782019-08-06 19:13:22 +0200708 case PRR_PRODUCT_M3:
Marek Vasut0208c942019-03-09 16:10:59 +0100709#if (RCAR_GEN3_ULCB == 1)
710 /* 2GB(1GBx2 2ch split) */
711 dram_config[1] = 0x40000000ULL;
712 dram_config[5] = 0x40000000ULL;
713#else
Marek Vasut9963f702018-10-02 15:09:04 +0200714 /* 4GB(2GBx2 2ch split) */
Marek Vasut6a6881a2018-10-02 20:43:09 +0200715 dram_config[1] = 0x80000000ULL;
716 dram_config[5] = 0x80000000ULL;
Marek Vasut0208c942019-03-09 16:10:59 +0100717#endif
Marek Vasut9963f702018-10-02 15:09:04 +0200718 break;
719
Marek Vasut9cadc782019-08-06 19:13:22 +0200720 case PRR_PRODUCT_M3N:
Marek Vasut9963f702018-10-02 15:09:04 +0200721 /* 2GB(1GBx2) */
Marek Vasut6a6881a2018-10-02 20:43:09 +0200722 dram_config[1] = 0x80000000ULL;
Marek Vasut9963f702018-10-02 15:09:04 +0200723 break;
724
Marek Vasut9cadc782019-08-06 19:13:22 +0200725 case PRR_PRODUCT_V3M:
Valentine Barshakf2184142018-10-30 02:06:17 +0300726 /* 1GB(512MBx2) */
727 dram_config[1] = 0x40000000ULL;
728 break;
729
Marek Vasut9cadc782019-08-06 19:13:22 +0200730 case PRR_PRODUCT_E3:
Marek Vasut673bc322018-10-02 13:33:32 +0200731#if (RCAR_DRAM_DDR3L_MEMCONF == 0)
732 /* 1GB(512MBx2) */
Marek Vasut6a6881a2018-10-02 20:43:09 +0200733 dram_config[1] = 0x40000000ULL;
Marek Vasut673bc322018-10-02 13:33:32 +0200734#elif (RCAR_DRAM_DDR3L_MEMCONF == 1)
735 /* 2GB(512MBx4) */
Marek Vasut6a6881a2018-10-02 20:43:09 +0200736 dram_config[1] = 0x80000000ULL;
Marek Vasut8cb12ec2018-10-02 13:51:19 +0200737#elif (RCAR_DRAM_DDR3L_MEMCONF == 2)
738 /* 4GB(1GBx4) */
Marek Vasut6a6881a2018-10-02 20:43:09 +0200739 dram_config[1] = 0x100000000ULL;
Marek Vasut673bc322018-10-02 13:33:32 +0200740#endif /* RCAR_DRAM_DDR3L_MEMCONF == 0 */
Marek Vasut9963f702018-10-02 15:09:04 +0200741 break;
Marek Vasut4ae342c2019-01-05 13:56:03 +0100742
Marek Vasut9cadc782019-08-06 19:13:22 +0200743 case PRR_PRODUCT_D3:
Marek Vasut4ae342c2019-01-05 13:56:03 +0100744 /* 512MB */
745 dram_config[1] = 0x20000000ULL;
746 break;
Marek Vasut673bc322018-10-02 13:33:32 +0200747 }
Marek Vasut6a6881a2018-10-02 20:43:09 +0200748
749 bl2_advertise_dram_entries(dram_config);
Marek Vasut673bc322018-10-02 13:33:32 +0200750}
751
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200752void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2,
753 u_register_t arg3, u_register_t arg4)
754{
755 uint32_t reg, midr, lcs, boot_dev, boot_cpu, sscg, type, rev;
Marek Vasutb0e13592018-10-02 14:53:27 +0200756 uint32_t product, product_cut, major, minor;
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200757 int32_t ret;
758 const char *str;
759 const char *unknown = "unknown";
760 const char *cpu_ca57 = "CA57";
761 const char *cpu_ca53 = "CA53";
762 const char *product_m3n = "M3N";
763 const char *product_h3 = "H3";
764 const char *product_m3 = "M3";
765 const char *product_e3 = "E3";
Marek Vasut4ae342c2019-01-05 13:56:03 +0100766 const char *product_d3 = "D3";
Valentine Barshakf2184142018-10-30 02:06:17 +0300767 const char *product_v3m = "V3M";
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200768 const char *lcs_secure = "SE";
769 const char *lcs_cm = "CM";
770 const char *lcs_dm = "DM";
771 const char *lcs_sd = "SD";
772 const char *lcs_fa = "FA";
773 const char *sscg_off = "PLL1 nonSSCG Clock select";
774 const char *sscg_on = "PLL1 SSCG Clock select";
775 const char *boot_hyper80 = "HyperFlash(80MHz)";
776 const char *boot_qspi40 = "QSPI Flash(40MHz)";
777 const char *boot_qspi80 = "QSPI Flash(80MHz)";
778 const char *boot_emmc25x1 = "eMMC(25MHz x1)";
779 const char *boot_emmc50x8 = "eMMC(50MHz x8)";
Marek Vasut4ae342c2019-01-05 13:56:03 +0100780#if (RCAR_LSI == RCAR_E3) || (RCAR_LSI == RCAR_D3)
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200781 const char *boot_hyper160 = "HyperFlash(150MHz)";
782#else
783 const char *boot_hyper160 = "HyperFlash(160MHz)";
784#endif
Marek Vasut4d693c22018-10-11 16:53:58 +0200785#if (RCAR_LOSSY_ENABLE == 1)
786 int fcnlnode;
787#endif
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200788
Marek Vasut1eca7782018-12-28 20:12:13 +0100789 bl2_init_generic_timer();
790
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200791 reg = mmio_read_32(RCAR_MODEMR);
792 boot_dev = reg & MODEMR_BOOT_DEV_MASK;
793 boot_cpu = reg & MODEMR_BOOT_CPU_MASK;
794
795 bl2_cpg_init();
796
797 if (boot_cpu == MODEMR_BOOT_CPU_CA57 ||
798 boot_cpu == MODEMR_BOOT_CPU_CA53) {
799 rcar_pfc_init();
Marek Vasut0aa268e2019-05-18 19:29:16 +0200800 rcar_console_boot_init();
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200801 }
802
803 plat_rcar_gic_driver_init();
804 plat_rcar_gic_init();
805 rcar_swdt_init();
806
807 /* FIQ interrupts are taken to EL3 */
808 write_scr_el3(read_scr_el3() | SCR_FIQ_BIT);
809
810 write_daifclr(DAIF_FIQ_BIT);
811
812 reg = read_midr();
813 midr = reg & (MIDR_PN_MASK << MIDR_PN_SHIFT);
814 switch (midr) {
815 case MIDR_CA57:
816 str = cpu_ca57;
817 break;
818 case MIDR_CA53:
819 str = cpu_ca53;
820 break;
821 default:
822 str = unknown;
823 break;
824 }
825
826 NOTICE("BL2: R-Car Gen3 Initial Program Loader(%s) Rev.%s\n", str,
827 version_of_renesas);
828
829 reg = mmio_read_32(RCAR_PRR);
Marek Vasut9cadc782019-08-06 19:13:22 +0200830 product_cut = reg & (PRR_PRODUCT_MASK | PRR_CUT_MASK);
831 product = reg & PRR_PRODUCT_MASK;
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200832
833 switch (product) {
Marek Vasut9cadc782019-08-06 19:13:22 +0200834 case PRR_PRODUCT_H3:
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200835 str = product_h3;
836 break;
Marek Vasut9cadc782019-08-06 19:13:22 +0200837 case PRR_PRODUCT_M3:
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200838 str = product_m3;
839 break;
Marek Vasut9cadc782019-08-06 19:13:22 +0200840 case PRR_PRODUCT_M3N:
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200841 str = product_m3n;
842 break;
Marek Vasut9cadc782019-08-06 19:13:22 +0200843 case PRR_PRODUCT_V3M:
Valentine Barshakf2184142018-10-30 02:06:17 +0300844 str = product_v3m;
845 break;
Marek Vasut9cadc782019-08-06 19:13:22 +0200846 case PRR_PRODUCT_E3:
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200847 str = product_e3;
848 break;
Marek Vasut9cadc782019-08-06 19:13:22 +0200849 case PRR_PRODUCT_D3:
Marek Vasut4ae342c2019-01-05 13:56:03 +0100850 str = product_d3;
851 break;
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200852 default:
853 str = unknown;
854 break;
855 }
856
Marek Vasut9cadc782019-08-06 19:13:22 +0200857 if ((PRR_PRODUCT_M3 == product) &&
858 (PRR_PRODUCT_20 == (reg & RCAR_MAJOR_MASK))) {
859 if (RCAR_M3_CUT_VER11 == (reg & PRR_CUT_MASK)) {
Marek Vasut3af20052019-02-25 14:57:08 +0100860 /* M3 Ver.1.1 or Ver.1.2 */
861 NOTICE("BL2: PRR is R-Car %s Ver.1.1 / Ver.1.2\n",
862 str);
863 } else {
864 NOTICE("BL2: PRR is R-Car %s Ver.1.%d\n",
865 str,
866 (reg & RCAR_MINOR_MASK) + RCAR_M3_MINOR_OFFSET);
867 }
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200868 } else {
869 major = (reg & RCAR_MAJOR_MASK) >> RCAR_MAJOR_SHIFT;
870 major = major + RCAR_MAJOR_OFFSET;
871 minor = reg & RCAR_MINOR_MASK;
872 NOTICE("BL2: PRR is R-Car %s Ver.%d.%d\n", str, major, minor);
873 }
874
Marek Vasut9cadc782019-08-06 19:13:22 +0200875 if (product == PRR_PRODUCT_E3) {
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200876 reg = mmio_read_32(RCAR_MODEMR);
877 sscg = reg & RCAR_SSCG_MASK;
878 str = sscg == RCAR_SSCG_ENABLE ? sscg_on : sscg_off;
879 NOTICE("BL2: %s\n", str);
880 }
881
882 rcar_get_board_type(&type, &rev);
883
884 switch (type) {
885 case BOARD_SALVATOR_X:
886 case BOARD_KRIEK:
887 case BOARD_STARTER_KIT:
888 case BOARD_SALVATOR_XS:
889 case BOARD_EBISU:
890 case BOARD_STARTER_KIT_PRE:
891 case BOARD_EBISU_4D:
Marek Vasut4ae342c2019-01-05 13:56:03 +0100892 case BOARD_DRAAK:
Valentine Barshakf2184142018-10-30 02:06:17 +0300893 case BOARD_EAGLE:
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200894 break;
895 default:
896 type = BOARD_UNKNOWN;
897 break;
898 }
899
900 if (type == BOARD_UNKNOWN || rev == BOARD_REV_UNKNOWN)
901 NOTICE("BL2: Board is %s Rev.---\n", GET_BOARD_NAME(type));
902 else {
903 NOTICE("BL2: Board is %s Rev.%d.%d\n",
904 GET_BOARD_NAME(type),
905 GET_BOARD_MAJOR(rev), GET_BOARD_MINOR(rev));
906 }
907
908#if RCAR_LSI != RCAR_AUTO
909 if (product != TARGET_PRODUCT) {
910 ERROR("BL2: IPL was been built for the %s.\n", TARGET_NAME);
911 ERROR("BL2: Please write the correct IPL to flash memory.\n");
912 panic();
913 }
914#endif
915 rcar_avs_init();
916 rcar_avs_setting();
917
918 switch (boot_dev) {
919 case MODEMR_BOOT_DEV_HYPERFLASH160:
920 str = boot_hyper160;
921 break;
922 case MODEMR_BOOT_DEV_HYPERFLASH80:
923 str = boot_hyper80;
924 break;
925 case MODEMR_BOOT_DEV_QSPI_FLASH40:
926 str = boot_qspi40;
927 break;
928 case MODEMR_BOOT_DEV_QSPI_FLASH80:
929 str = boot_qspi80;
930 break;
931 case MODEMR_BOOT_DEV_EMMC_25X1:
Marek Vasut4ae342c2019-01-05 13:56:03 +0100932#if RCAR_LSI == RCAR_D3
933 ERROR("BL2: Failed to Initialize. eMMC is not supported.\n");
934 panic();
935#endif
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200936 str = boot_emmc25x1;
937 break;
938 case MODEMR_BOOT_DEV_EMMC_50X8:
Marek Vasut4ae342c2019-01-05 13:56:03 +0100939#if RCAR_LSI == RCAR_D3
940 ERROR("BL2: Failed to Initialize. eMMC is not supported.\n");
941 panic();
942#endif
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200943 str = boot_emmc50x8;
944 break;
945 default:
946 str = unknown;
947 break;
948 }
949 NOTICE("BL2: Boot device is %s\n", str);
950
951 rcar_avs_setting();
952 reg = rcar_rom_get_lcs(&lcs);
953 if (reg) {
954 str = unknown;
955 goto lcm_state;
956 }
957
958 switch (lcs) {
959 case LCS_CM:
960 str = lcs_cm;
961 break;
962 case LCS_DM:
963 str = lcs_dm;
964 break;
965 case LCS_SD:
966 str = lcs_sd;
967 break;
968 case LCS_SE:
969 str = lcs_secure;
970 break;
971 case LCS_FA:
972 str = lcs_fa;
973 break;
974 default:
975 str = unknown;
976 break;
977 }
978
979lcm_state:
980 NOTICE("BL2: LCM state is %s\n", str);
981
982 rcar_avs_end();
983 is_ddr_backup_mode();
984
985 bl2_tzram_layout.total_base = BL31_BASE;
986 bl2_tzram_layout.total_size = BL31_LIMIT - BL31_BASE;
987
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +0200988 if (boot_cpu == MODEMR_BOOT_CPU_CA57 ||
989 boot_cpu == MODEMR_BOOT_CPU_CA53) {
990 ret = rcar_dram_init();
991 if (ret) {
992 NOTICE("BL2: Failed to DRAM initialize (%d).\n", ret);
993 panic();
994 }
995 rcar_qos_init();
996 }
997
Marek Vasut93c85fc2018-10-02 20:45:18 +0200998 /* Set up FDT */
999 ret = fdt_create_empty_tree(fdt, sizeof(fdt_blob));
1000 if (ret) {
1001 NOTICE("BL2: Cannot allocate FDT for U-Boot (ret=%i)\n", ret);
1002 panic();
1003 }
1004
Marek Vasuta987b002018-10-11 16:15:41 +02001005 /* Add platform compatible string */
1006 bl2_populate_compatible_string(fdt);
1007
Marek Vasut63659fd2018-10-02 15:12:15 +02001008 /* Print DRAM layout */
1009 bl2_advertise_dram_size(product);
1010
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02001011 if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 ||
1012 boot_dev == MODEMR_BOOT_DEV_EMMC_50X8) {
1013 if (rcar_emmc_init() != EMMC_SUCCESS) {
1014 NOTICE("BL2: Failed to eMMC driver initialize.\n");
1015 panic();
1016 }
1017 rcar_emmc_memcard_power(EMMC_POWER_ON);
1018 if (rcar_emmc_mount() != EMMC_SUCCESS) {
1019 NOTICE("BL2: Failed to eMMC mount operation.\n");
1020 panic();
1021 }
1022 } else {
1023 rcar_rpc_init();
1024 rcar_dma_init();
1025 }
1026
1027 reg = mmio_read_32(RST_WDTRSTCR);
1028 reg &= ~WDTRSTCR_RWDT_RSTMSK;
1029 reg |= WDTRSTCR_PASSWORD;
1030 mmio_write_32(RST_WDTRSTCR, reg);
1031
1032 mmio_write_32(CPG_CPGWPR, CPGWPR_PASSWORD);
1033 mmio_write_32(CPG_CPGWPCR, CPGWPCR_PASSWORD);
1034
1035 reg = mmio_read_32(RCAR_PRR);
1036 if ((reg & RCAR_CPU_MASK_CA57) == RCAR_CPU_HAVE_CA57)
1037 mmio_write_32(CPG_CA57DBGRCR,
1038 DBGCPUPREN | mmio_read_32(CPG_CA57DBGRCR));
1039
1040 if ((reg & RCAR_CPU_MASK_CA53) == RCAR_CPU_HAVE_CA53)
1041 mmio_write_32(CPG_CA53DBGRCR,
1042 DBGCPUPREN | mmio_read_32(CPG_CA53DBGRCR));
1043
Marek Vasut9cadc782019-08-06 19:13:22 +02001044 if (product_cut == PRR_PRODUCT_H3_CUT10) {
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02001045 reg = mmio_read_32(CPG_PLL2CR);
1046 reg &= ~((uint32_t) 1 << 5);
1047 mmio_write_32(CPG_PLL2CR, reg);
1048
1049 reg = mmio_read_32(CPG_PLL4CR);
1050 reg &= ~((uint32_t) 1 << 5);
1051 mmio_write_32(CPG_PLL4CR, reg);
1052
1053 reg = mmio_read_32(CPG_PLL0CR);
1054 reg &= ~((uint32_t) 1 << 12);
1055 mmio_write_32(CPG_PLL0CR, reg);
1056 }
1057#if (RCAR_LOSSY_ENABLE == 1)
1058 NOTICE("BL2: Lossy Decomp areas\n");
Marek Vasut4d693c22018-10-11 16:53:58 +02001059
1060 fcnlnode = fdt_add_subnode(fdt, 0, "reserved-memory");
1061 if (fcnlnode < 0) {
1062 NOTICE("BL2: Cannot create reserved mem node (ret=%i)\n",
1063 fcnlnode);
1064 panic();
1065 }
1066
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02001067 bl2_lossy_setting(0, LOSSY_ST_ADDR0, LOSSY_END_ADDR0,
Marek Vasut4d693c22018-10-11 16:53:58 +02001068 LOSSY_FMT0, LOSSY_ENA_DIS0, fcnlnode);
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02001069 bl2_lossy_setting(1, LOSSY_ST_ADDR1, LOSSY_END_ADDR1,
Marek Vasut4d693c22018-10-11 16:53:58 +02001070 LOSSY_FMT1, LOSSY_ENA_DIS1, fcnlnode);
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02001071 bl2_lossy_setting(2, LOSSY_ST_ADDR2, LOSSY_END_ADDR2,
Marek Vasut4d693c22018-10-11 16:53:58 +02001072 LOSSY_FMT2, LOSSY_ENA_DIS2, fcnlnode);
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02001073#endif
1074
Marek Vasut93c85fc2018-10-02 20:45:18 +02001075 fdt_pack(fdt);
1076 NOTICE("BL2: FDT at %p\n", fdt);
1077
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02001078 if (boot_dev == MODEMR_BOOT_DEV_EMMC_25X1 ||
1079 boot_dev == MODEMR_BOOT_DEV_EMMC_50X8)
1080 rcar_io_emmc_setup();
1081 else
1082 rcar_io_setup();
1083}
1084
1085void bl2_el3_plat_arch_setup(void)
1086{
1087#if RCAR_BL2_DCACHE == 1
1088 NOTICE("BL2: D-Cache enable\n");
1089 rcar_configure_mmu_el3(BL2_BASE,
Marek Vasut2e032c02018-12-26 15:57:08 +01001090 BL2_END - BL2_BASE,
Jorge Ramirez-Ortizbf084dc2018-09-23 09:36:13 +02001091 BL2_RO_BASE, BL2_RO_LIMIT
1092#if USE_COHERENT_MEM
1093 , BL2_COHERENT_RAM_BASE, BL2_COHERENT_RAM_LIMIT
1094#endif
1095 );
1096#endif
1097}
1098
1099void bl2_platform_setup(void)
1100{
1101
1102}
Marek Vasut1eca7782018-12-28 20:12:13 +01001103
1104static void bl2_init_generic_timer(void)
1105{
Valentine Barshakf2184142018-10-30 02:06:17 +03001106/* FIXME: V3M 16.666 MHz ? */
Marek Vasut4ae342c2019-01-05 13:56:03 +01001107#if RCAR_LSI == RCAR_D3
1108 uint32_t reg_cntfid = EXTAL_DRAAK;
1109#elif RCAR_LSI == RCAR_E3
Marek Vasut1eca7782018-12-28 20:12:13 +01001110 uint32_t reg_cntfid = EXTAL_EBISU;
1111#else /* RCAR_LSI == RCAR_E3 */
1112 uint32_t reg;
1113 uint32_t reg_cntfid;
1114 uint32_t modemr;
1115 uint32_t modemr_pll;
1116 uint32_t board_type;
1117 uint32_t board_rev;
1118 uint32_t pll_table[] = {
1119 EXTAL_MD14_MD13_TYPE_0, /* MD14/MD13 : 0b00 */
1120 EXTAL_MD14_MD13_TYPE_1, /* MD14/MD13 : 0b01 */
1121 EXTAL_MD14_MD13_TYPE_2, /* MD14/MD13 : 0b10 */
1122 EXTAL_MD14_MD13_TYPE_3 /* MD14/MD13 : 0b11 */
1123 };
1124
1125 modemr = mmio_read_32(RCAR_MODEMR);
1126 modemr_pll = (modemr & MODEMR_BOOT_PLL_MASK);
1127
1128 /* Set frequency data in CNTFID0 */
1129 reg_cntfid = pll_table[modemr_pll >> MODEMR_BOOT_PLL_SHIFT];
Marek Vasut9cadc782019-08-06 19:13:22 +02001130 reg = mmio_read_32(RCAR_PRR) & (PRR_PRODUCT_MASK | PRR_CUT_MASK);
Marek Vasut1eca7782018-12-28 20:12:13 +01001131 switch (modemr_pll) {
1132 case MD14_MD13_TYPE_0:
1133 rcar_get_board_type(&board_type, &board_rev);
1134 if (BOARD_SALVATOR_XS == board_type) {
1135 reg_cntfid = EXTAL_SALVATOR_XS;
1136 }
1137 break;
1138 case MD14_MD13_TYPE_3:
Marek Vasut9cadc782019-08-06 19:13:22 +02001139 if (PRR_PRODUCT_H3_CUT10 == reg) {
Marek Vasut1eca7782018-12-28 20:12:13 +01001140 reg_cntfid = reg_cntfid >> 1U;
1141 }
1142 break;
1143 default:
1144 /* none */
1145 break;
1146 }
1147#endif /* RCAR_LSI == RCAR_E3 */
1148 /* Update memory mapped and register based freqency */
1149 write_cntfrq_el0((u_register_t )reg_cntfid);
1150 mmio_write_32(ARM_SYS_CNTCTL_BASE + (uintptr_t)CNTFID_OFF, reg_cntfid);
1151 /* Enable counter */
1152 mmio_setbits_32(RCAR_CNTC_BASE + (uintptr_t)CNTCR_OFF,
1153 (uint32_t)CNTCR_EN);
1154}