Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Antonio Nino Diaz | cbccdbf | 2019-01-21 11:53:29 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 7 | #include <assert.h> |
| 8 | |
| 9 | #include <common/debug.h> |
| 10 | #include <drivers/arm/cci.h> |
| 11 | #include <drivers/arm/ccn.h> |
| 12 | #include <drivers/arm/gicv2.h> |
Alexei Fedorov | 7131d83 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 13 | #include <drivers/arm/sp804_delay_timer.h> |
| 14 | #include <drivers/generic_delay_timer.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 15 | #include <lib/mmio.h> |
| 16 | #include <lib/xlat_tables/xlat_tables_compat.h> |
Antonio Nino Diaz | bd7b740 | 2019-01-25 14:30:04 +0000 | [diff] [blame] | 17 | #include <plat/arm/common/arm_config.h> |
| 18 | #include <plat/arm/common/plat_arm.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 19 | #include <plat/common/platform.h> |
Antonio Nino Diaz | a320ecd | 2019-01-15 14:19:50 +0000 | [diff] [blame] | 20 | #include <platform_def.h> |
Paul Beesley | 45f4028 | 2019-10-15 10:57:42 +0000 | [diff] [blame] | 21 | #include <services/spm_mm_partition.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 22 | |
Roberto Vargas | 2ca18d9 | 2018-02-12 12:36:17 +0000 | [diff] [blame] | 23 | #include "fvp_private.h" |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 24 | |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 25 | /* Defines for GIC Driver build time selection */ |
| 26 | #define FVP_GICV2 1 |
| 27 | #define FVP_GICV3 2 |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 28 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 29 | /******************************************************************************* |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 30 | * arm_config holds the characteristics of the differences between the three FVP |
| 31 | * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 32 | * at each boot stage by the primary before enabling the MMU (to allow |
| 33 | * interconnect configuration) & used thereafter. Each BL will have its own copy |
| 34 | * to allow independent operation. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 35 | ******************************************************************************/ |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 36 | arm_config_t arm_config; |
Soby Mathew | b08bc04 | 2014-09-03 17:48:44 +0100 | [diff] [blame] | 37 | |
| 38 | #define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \ |
| 39 | DEVICE0_SIZE, \ |
| 40 | MT_DEVICE | MT_RW | MT_SECURE) |
| 41 | |
| 42 | #define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \ |
| 43 | DEVICE1_SIZE, \ |
| 44 | MT_DEVICE | MT_RW | MT_SECURE) |
| 45 | |
Sandrine Bailleux | d9160a5 | 2017-05-26 15:48:10 +0100 | [diff] [blame] | 46 | /* |
| 47 | * Need to be mapped with write permissions in order to set a new non-volatile |
| 48 | * counter value. |
| 49 | */ |
Juan Castillo | 31a68f0 | 2015-04-14 12:49:03 +0100 | [diff] [blame] | 50 | #define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \ |
| 51 | DEVICE2_SIZE, \ |
Antonio Nino Diaz | 9d602fe | 2016-05-20 14:14:16 +0100 | [diff] [blame] | 52 | MT_DEVICE | MT_RW | MT_SECURE) |
Juan Castillo | 31a68f0 | 2015-04-14 12:49:03 +0100 | [diff] [blame] | 53 | |
Jon Medhurst | b1eb093 | 2014-02-26 16:27:53 +0000 | [diff] [blame] | 54 | /* |
Sandrine Bailleux | 4a1267a | 2016-05-18 16:11:47 +0100 | [diff] [blame] | 55 | * Table of memory regions for various BL stages to map using the MMU. |
Roberto Vargas | 344ff02 | 2018-10-19 16:44:18 +0100 | [diff] [blame] | 56 | * This doesn't include Trusted SRAM as setup_page_tables() already takes care |
| 57 | * of mapping it. |
Sandrine Bailleux | 889ca03 | 2016-06-14 17:01:00 +0100 | [diff] [blame] | 58 | * |
| 59 | * The flash needs to be mapped as writable in order to erase the FIP's Table of |
| 60 | * Contents in case of unrecoverable error (see plat_error_handler()). |
Jon Medhurst | b1eb093 | 2014-02-26 16:27:53 +0000 | [diff] [blame] | 61 | */ |
Masahiro Yamada | 441bfdd | 2016-12-25 23:36:24 +0900 | [diff] [blame] | 62 | #ifdef IMAGE_BL1 |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 63 | const mmap_region_t plat_arm_mmap[] = { |
| 64 | ARM_MAP_SHARED_RAM, |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 65 | V2M_MAP_FLASH0_RW, |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 66 | V2M_MAP_IOFPGA, |
Soby Mathew | b08bc04 | 2014-09-03 17:48:44 +0100 | [diff] [blame] | 67 | MAP_DEVICE0, |
| 68 | MAP_DEVICE1, |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 69 | #if TRUSTED_BOARD_BOOT |
Sandrine Bailleux | d9160a5 | 2017-05-26 15:48:10 +0100 | [diff] [blame] | 70 | /* To access the Root of Trust Public Key registers. */ |
| 71 | MAP_DEVICE2, |
| 72 | /* Map DRAM to authenticate NS_BL2U image. */ |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 73 | ARM_MAP_NS_DRAM1, |
| 74 | #endif |
Soby Mathew | b08bc04 | 2014-09-03 17:48:44 +0100 | [diff] [blame] | 75 | {0} |
| 76 | }; |
| 77 | #endif |
Masahiro Yamada | 441bfdd | 2016-12-25 23:36:24 +0900 | [diff] [blame] | 78 | #ifdef IMAGE_BL2 |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 79 | const mmap_region_t plat_arm_mmap[] = { |
| 80 | ARM_MAP_SHARED_RAM, |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 81 | V2M_MAP_FLASH0_RW, |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 82 | V2M_MAP_IOFPGA, |
Soby Mathew | b08bc04 | 2014-09-03 17:48:44 +0100 | [diff] [blame] | 83 | MAP_DEVICE0, |
| 84 | MAP_DEVICE1, |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 85 | ARM_MAP_NS_DRAM1, |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 86 | #ifdef __aarch64__ |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 87 | ARM_MAP_DRAM2, |
| 88 | #endif |
Achin Gupta | e97351d | 2019-10-11 15:15:19 +0100 | [diff] [blame] | 89 | #if defined(SPD_spmd) |
| 90 | ARM_MAP_TRUSTED_DRAM, |
| 91 | #endif |
Sandrine Bailleux | b260c3a | 2017-08-30 10:59:22 +0100 | [diff] [blame] | 92 | #ifdef SPD_tspd |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 93 | ARM_MAP_TSP_SEC_MEM, |
Sandrine Bailleux | b260c3a | 2017-08-30 10:59:22 +0100 | [diff] [blame] | 94 | #endif |
Sandrine Bailleux | d9160a5 | 2017-05-26 15:48:10 +0100 | [diff] [blame] | 95 | #if TRUSTED_BOARD_BOOT |
| 96 | /* To access the Root of Trust Public Key registers. */ |
| 97 | MAP_DEVICE2, |
Antonio Nino Diaz | 05f4957 | 2018-09-25 11:37:23 +0100 | [diff] [blame] | 98 | #if !BL2_AT_EL3 |
John Tsichritzis | c34341a | 2018-07-30 13:41:52 +0100 | [diff] [blame] | 99 | ARM_MAP_BL1_RW, |
Antonio Nino Diaz | 05f4957 | 2018-09-25 11:37:23 +0100 | [diff] [blame] | 100 | #endif |
John Tsichritzis | c34341a | 2018-07-30 13:41:52 +0100 | [diff] [blame] | 101 | #endif /* TRUSTED_BOARD_BOOT */ |
Paul Beesley | fe975b4 | 2019-09-16 11:29:03 +0000 | [diff] [blame] | 102 | #if SPM_MM |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 103 | ARM_SP_IMAGE_MMAP, |
| 104 | #endif |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 105 | #if ARM_BL31_IN_DRAM |
| 106 | ARM_MAP_BL31_SEC_DRAM, |
| 107 | #endif |
Jens Wiklander | 0814c6a | 2017-08-25 10:07:20 +0200 | [diff] [blame] | 108 | #ifdef SPD_opteed |
Soby Mathew | 874fc9e | 2017-09-01 13:43:50 +0100 | [diff] [blame] | 109 | ARM_MAP_OPTEE_CORE_MEM, |
Jens Wiklander | 0814c6a | 2017-08-25 10:07:20 +0200 | [diff] [blame] | 110 | ARM_OPTEE_PAGEABLE_LOAD_MEM, |
| 111 | #endif |
Soby Mathew | b08bc04 | 2014-09-03 17:48:44 +0100 | [diff] [blame] | 112 | {0} |
| 113 | }; |
| 114 | #endif |
Masahiro Yamada | 441bfdd | 2016-12-25 23:36:24 +0900 | [diff] [blame] | 115 | #ifdef IMAGE_BL2U |
Yatharth Kochar | 3a11eda | 2015-10-14 15:28:11 +0100 | [diff] [blame] | 116 | const mmap_region_t plat_arm_mmap[] = { |
| 117 | MAP_DEVICE0, |
| 118 | V2M_MAP_IOFPGA, |
| 119 | {0} |
| 120 | }; |
| 121 | #endif |
Masahiro Yamada | 441bfdd | 2016-12-25 23:36:24 +0900 | [diff] [blame] | 122 | #ifdef IMAGE_BL31 |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 123 | const mmap_region_t plat_arm_mmap[] = { |
| 124 | ARM_MAP_SHARED_RAM, |
Ambroise Vincent | 9660dc1 | 2019-07-12 13:47:03 +0100 | [diff] [blame] | 125 | #if USE_DEBUGFS |
| 126 | /* Required by devfip, can be removed if devfip is not used */ |
| 127 | V2M_MAP_FLASH0_RW, |
| 128 | #endif /* USE_DEBUGFS */ |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 129 | ARM_MAP_EL3_TZC_DRAM, |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 130 | V2M_MAP_IOFPGA, |
Soby Mathew | b08bc04 | 2014-09-03 17:48:44 +0100 | [diff] [blame] | 131 | MAP_DEVICE0, |
| 132 | MAP_DEVICE1, |
Roberto Vargas | a1c16b6 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 133 | ARM_V2M_MAP_MEM_PROTECT, |
Paul Beesley | fe975b4 | 2019-09-16 11:29:03 +0000 | [diff] [blame] | 134 | #if SPM_MM |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 135 | ARM_SPM_BUF_EL3_MMAP, |
| 136 | #endif |
| 137 | {0} |
| 138 | }; |
| 139 | |
Paul Beesley | fe975b4 | 2019-09-16 11:29:03 +0000 | [diff] [blame] | 140 | #if defined(IMAGE_BL31) && SPM_MM |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 141 | const mmap_region_t plat_arm_secure_partition_mmap[] = { |
| 142 | V2M_MAP_IOFPGA_EL0, /* for the UART */ |
Sandrine Bailleux | 4808f8b | 2018-01-12 15:50:12 +0100 | [diff] [blame] | 143 | MAP_REGION_FLAT(DEVICE0_BASE, \ |
| 144 | DEVICE0_SIZE, \ |
| 145 | MT_DEVICE | MT_RO | MT_SECURE | MT_USER), |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 146 | ARM_SP_IMAGE_MMAP, |
| 147 | ARM_SP_IMAGE_NS_BUF_MMAP, |
| 148 | ARM_SP_IMAGE_RW_MMAP, |
| 149 | ARM_SPM_BUF_EL0_MMAP, |
Soby Mathew | b08bc04 | 2014-09-03 17:48:44 +0100 | [diff] [blame] | 150 | {0} |
| 151 | }; |
| 152 | #endif |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 153 | #endif |
Masahiro Yamada | 441bfdd | 2016-12-25 23:36:24 +0900 | [diff] [blame] | 154 | #ifdef IMAGE_BL32 |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 155 | const mmap_region_t plat_arm_mmap[] = { |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 156 | #ifndef __aarch64__ |
Soby Mathew | 0d268dc | 2016-07-11 14:13:56 +0100 | [diff] [blame] | 157 | ARM_MAP_SHARED_RAM, |
Joel Hutton | 10503cc | 2018-03-15 11:33:44 +0000 | [diff] [blame] | 158 | ARM_V2M_MAP_MEM_PROTECT, |
Soby Mathew | 0d268dc | 2016-07-11 14:13:56 +0100 | [diff] [blame] | 159 | #endif |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 160 | V2M_MAP_IOFPGA, |
Soby Mathew | b08bc04 | 2014-09-03 17:48:44 +0100 | [diff] [blame] | 161 | MAP_DEVICE0, |
| 162 | MAP_DEVICE1, |
Jon Medhurst | b1eb093 | 2014-02-26 16:27:53 +0000 | [diff] [blame] | 163 | {0} |
| 164 | }; |
Soby Mathew | b08bc04 | 2014-09-03 17:48:44 +0100 | [diff] [blame] | 165 | #endif |
Jon Medhurst | b1eb093 | 2014-02-26 16:27:53 +0000 | [diff] [blame] | 166 | |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 167 | ARM_CASSERT_MMAP |
Soby Mathew | 13ee968 | 2015-01-22 11:22:22 +0000 | [diff] [blame] | 168 | |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 169 | #if FVP_INTERCONNECT_DRIVER != FVP_CCN |
| 170 | static const int fvp_cci400_map[] = { |
| 171 | PLAT_FVP_CCI400_CLUS0_SL_PORT, |
| 172 | PLAT_FVP_CCI400_CLUS1_SL_PORT, |
| 173 | }; |
| 174 | |
| 175 | static const int fvp_cci5xx_map[] = { |
| 176 | PLAT_FVP_CCI5XX_CLUS0_SL_PORT, |
| 177 | PLAT_FVP_CCI5XX_CLUS1_SL_PORT, |
| 178 | }; |
| 179 | |
| 180 | static unsigned int get_interconnect_master(void) |
| 181 | { |
| 182 | unsigned int master; |
| 183 | u_register_t mpidr; |
| 184 | |
| 185 | mpidr = read_mpidr_el1(); |
Antonio Nino Diaz | 6971f00 | 2018-11-06 13:14:21 +0000 | [diff] [blame] | 186 | master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ? |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 187 | MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr); |
| 188 | |
| 189 | assert(master < FVP_CLUSTER_COUNT); |
| 190 | return master; |
| 191 | } |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 192 | #endif |
| 193 | |
Paul Beesley | fe975b4 | 2019-09-16 11:29:03 +0000 | [diff] [blame] | 194 | #if defined(IMAGE_BL31) && SPM_MM |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 195 | /* |
| 196 | * Boot information passed to a secure partition during initialisation. Linear |
| 197 | * indices in MP information will be filled at runtime. |
| 198 | */ |
Paul Beesley | 45f4028 | 2019-10-15 10:57:42 +0000 | [diff] [blame] | 199 | static spm_mm_mp_info_t sp_mp_info[] = { |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 200 | [0] = {0x80000000, 0}, |
| 201 | [1] = {0x80000001, 0}, |
| 202 | [2] = {0x80000002, 0}, |
| 203 | [3] = {0x80000003, 0}, |
| 204 | [4] = {0x80000100, 0}, |
| 205 | [5] = {0x80000101, 0}, |
| 206 | [6] = {0x80000102, 0}, |
| 207 | [7] = {0x80000103, 0}, |
| 208 | }; |
| 209 | |
Paul Beesley | 45f4028 | 2019-10-15 10:57:42 +0000 | [diff] [blame] | 210 | const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = { |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 211 | .h.type = PARAM_SP_IMAGE_BOOT_INFO, |
| 212 | .h.version = VERSION_1, |
Paul Beesley | 45f4028 | 2019-10-15 10:57:42 +0000 | [diff] [blame] | 213 | .h.size = sizeof(spm_mm_boot_info_t), |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 214 | .h.attr = 0, |
| 215 | .sp_mem_base = ARM_SP_IMAGE_BASE, |
| 216 | .sp_mem_limit = ARM_SP_IMAGE_LIMIT, |
| 217 | .sp_image_base = ARM_SP_IMAGE_BASE, |
| 218 | .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE, |
| 219 | .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE, |
Ard Biesheuvel | 8b034fc | 2018-12-29 19:43:21 +0100 | [diff] [blame] | 220 | .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE, |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 221 | .sp_shared_buf_base = PLAT_SPM_BUF_BASE, |
| 222 | .sp_image_size = ARM_SP_IMAGE_SIZE, |
| 223 | .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE, |
| 224 | .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE, |
Ard Biesheuvel | 8b034fc | 2018-12-29 19:43:21 +0100 | [diff] [blame] | 225 | .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE, |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 226 | .sp_shared_buf_size = PLAT_SPM_BUF_SIZE, |
| 227 | .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS, |
| 228 | .num_cpus = PLATFORM_CORE_COUNT, |
| 229 | .mp_info = &sp_mp_info[0], |
| 230 | }; |
| 231 | |
| 232 | const struct mmap_region *plat_get_secure_partition_mmap(void *cookie) |
| 233 | { |
| 234 | return plat_arm_secure_partition_mmap; |
| 235 | } |
| 236 | |
Paul Beesley | 45f4028 | 2019-10-15 10:57:42 +0000 | [diff] [blame] | 237 | const struct spm_mm_boot_info *plat_get_secure_partition_boot_info( |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 238 | void *cookie) |
| 239 | { |
| 240 | return &plat_arm_secure_partition_boot_info; |
| 241 | } |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 242 | #endif |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 243 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 244 | /******************************************************************************* |
| 245 | * A single boot loader stack is expected to work on both the Foundation FVP |
| 246 | * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The |
| 247 | * SYS_ID register provides a mechanism for detecting the differences between |
| 248 | * these platforms. This information is stored in a per-BL array to allow the |
| 249 | * code to take the correct path.Per BL platform configuration. |
| 250 | ******************************************************************************/ |
Daniel Boulby | f45a4bb | 2018-09-18 13:26:03 +0100 | [diff] [blame] | 251 | void __init fvp_config_setup(void) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 252 | { |
Soby Mathew | 8e2f287 | 2014-08-14 12:49:05 +0100 | [diff] [blame] | 253 | unsigned int rev, hbi, bld, arch, sys_id; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 254 | |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 255 | sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID); |
| 256 | rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK; |
| 257 | hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK; |
| 258 | bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK; |
| 259 | arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 260 | |
Andrew Thoelke | 960347d | 2014-06-26 14:27:26 +0100 | [diff] [blame] | 261 | if (arch != ARCH_MODEL) { |
| 262 | ERROR("This firmware is for FVP models\n"); |
James Morrissey | 40a6f64 | 2014-02-10 14:24:36 +0000 | [diff] [blame] | 263 | panic(); |
Andrew Thoelke | 960347d | 2014-06-26 14:27:26 +0100 | [diff] [blame] | 264 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 265 | |
| 266 | /* |
| 267 | * The build field in the SYS_ID tells which variant of the GIC |
| 268 | * memory is implemented by the model. |
| 269 | */ |
| 270 | switch (bld) { |
| 271 | case BLD_GIC_VE_MMAP: |
Soby Mathew | cf022c5 | 2016-01-13 17:06:00 +0000 | [diff] [blame] | 272 | ERROR("Legacy Versatile Express memory map for GIC peripheral" |
| 273 | " is not supported\n"); |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 274 | panic(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 275 | break; |
| 276 | case BLD_GIC_A53A57_MMAP: |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 277 | break; |
| 278 | default: |
Andrew Thoelke | 960347d | 2014-06-26 14:27:26 +0100 | [diff] [blame] | 279 | ERROR("Unsupported board build %x\n", bld); |
| 280 | panic(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 281 | } |
| 282 | |
| 283 | /* |
| 284 | * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010 |
| 285 | * for the Foundation FVP. |
| 286 | */ |
| 287 | switch (hbi) { |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 288 | case HBI_FOUNDATION_FVP: |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 289 | arm_config.flags = 0; |
Andrew Thoelke | 960347d | 2014-06-26 14:27:26 +0100 | [diff] [blame] | 290 | |
| 291 | /* |
| 292 | * Check for supported revisions of Foundation FVP |
| 293 | * Allow future revisions to run but emit warning diagnostic |
| 294 | */ |
| 295 | switch (rev) { |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 296 | case REV_FOUNDATION_FVP_V2_0: |
| 297 | case REV_FOUNDATION_FVP_V2_1: |
| 298 | case REV_FOUNDATION_FVP_v9_1: |
Sandrine Bailleux | 8b33d70 | 2016-09-22 09:46:50 +0100 | [diff] [blame] | 299 | case REV_FOUNDATION_FVP_v9_6: |
Andrew Thoelke | 960347d | 2014-06-26 14:27:26 +0100 | [diff] [blame] | 300 | break; |
| 301 | default: |
| 302 | WARN("Unrecognized Foundation FVP revision %x\n", rev); |
| 303 | break; |
| 304 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 305 | break; |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 306 | case HBI_BASE_FVP: |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 307 | arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC); |
Andrew Thoelke | 960347d | 2014-06-26 14:27:26 +0100 | [diff] [blame] | 308 | |
| 309 | /* |
| 310 | * Check for supported revisions |
| 311 | * Allow future revisions to run but emit warning diagnostic |
| 312 | */ |
| 313 | switch (rev) { |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 314 | case REV_BASE_FVP_V0: |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 315 | arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400; |
| 316 | break; |
| 317 | case REV_BASE_FVP_REVC: |
Isla Mitchell | c7860cf | 2017-08-17 12:25:34 +0100 | [diff] [blame] | 318 | arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 | |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 319 | ARM_CONFIG_FVP_HAS_CCI5XX); |
Andrew Thoelke | 960347d | 2014-06-26 14:27:26 +0100 | [diff] [blame] | 320 | break; |
| 321 | default: |
| 322 | WARN("Unrecognized Base FVP revision %x\n", rev); |
| 323 | break; |
| 324 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 325 | break; |
| 326 | default: |
Andrew Thoelke | 960347d | 2014-06-26 14:27:26 +0100 | [diff] [blame] | 327 | ERROR("Unsupported board HBI number 0x%x\n", hbi); |
| 328 | panic(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 329 | } |
Isla Mitchell | c7860cf | 2017-08-17 12:25:34 +0100 | [diff] [blame] | 330 | |
| 331 | /* |
| 332 | * We assume that the presence of MT bit, and therefore shifted |
| 333 | * affinities, is uniform across the platform: either all CPUs, or no |
| 334 | * CPUs implement it. |
| 335 | */ |
Antonio Nino Diaz | 6971f00 | 2018-11-06 13:14:21 +0000 | [diff] [blame] | 336 | if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U) |
Isla Mitchell | c7860cf | 2017-08-17 12:25:34 +0100 | [diff] [blame] | 337 | arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF; |
Sandrine Bailleux | 3fa9847 | 2014-03-31 11:25:18 +0100 | [diff] [blame] | 338 | } |
Vikram Kanigiri | 9637745 | 2014-04-24 11:02:16 +0100 | [diff] [blame] | 339 | |
Vikram Kanigiri | 4e97e54 | 2015-02-26 15:25:58 +0000 | [diff] [blame] | 340 | |
Daniel Boulby | f45a4bb | 2018-09-18 13:26:03 +0100 | [diff] [blame] | 341 | void __init fvp_interconnect_init(void) |
Vikram Kanigiri | 9637745 | 2014-04-24 11:02:16 +0100 | [diff] [blame] | 342 | { |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 343 | #if FVP_INTERCONNECT_DRIVER == FVP_CCN |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 344 | if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) { |
Antonio Nino Diaz | 6971f00 | 2018-11-06 13:14:21 +0000 | [diff] [blame] | 345 | ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported"); |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 346 | panic(); |
| 347 | } |
| 348 | |
| 349 | plat_arm_interconnect_init(); |
| 350 | #else |
Antonio Nino Diaz | 6971f00 | 2018-11-06 13:14:21 +0000 | [diff] [blame] | 351 | uintptr_t cci_base = 0U; |
| 352 | const int *cci_map = NULL; |
| 353 | unsigned int map_size = 0U; |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 354 | |
| 355 | /* Initialize the right interconnect */ |
Antonio Nino Diaz | 6971f00 | 2018-11-06 13:14:21 +0000 | [diff] [blame] | 356 | if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) { |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 357 | cci_base = PLAT_FVP_CCI5XX_BASE; |
| 358 | cci_map = fvp_cci5xx_map; |
| 359 | map_size = ARRAY_SIZE(fvp_cci5xx_map); |
Antonio Nino Diaz | 6971f00 | 2018-11-06 13:14:21 +0000 | [diff] [blame] | 360 | } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) { |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 361 | cci_base = PLAT_FVP_CCI400_BASE; |
| 362 | cci_map = fvp_cci400_map; |
| 363 | map_size = ARRAY_SIZE(fvp_cci400_map); |
Antonio Nino Diaz | 6971f00 | 2018-11-06 13:14:21 +0000 | [diff] [blame] | 364 | } else { |
| 365 | return; |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 366 | } |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 367 | |
Antonio Nino Diaz | 6971f00 | 2018-11-06 13:14:21 +0000 | [diff] [blame] | 368 | assert(cci_base != 0U); |
| 369 | assert(cci_map != NULL); |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 370 | cci_init(cci_base, cci_map, map_size); |
| 371 | #endif |
Dan Handley | be234f9 | 2014-08-04 16:11:15 +0100 | [diff] [blame] | 372 | } |
| 373 | |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 374 | void fvp_interconnect_enable(void) |
Dan Handley | be234f9 | 2014-08-04 16:11:15 +0100 | [diff] [blame] | 375 | { |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 376 | #if FVP_INTERCONNECT_DRIVER == FVP_CCN |
| 377 | plat_arm_interconnect_enter_coherency(); |
| 378 | #else |
| 379 | unsigned int master; |
| 380 | |
Antonio Nino Diaz | 6971f00 | 2018-11-06 13:14:21 +0000 | [diff] [blame] | 381 | if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 | |
| 382 | ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) { |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 383 | master = get_interconnect_master(); |
| 384 | cci_enable_snoop_dvm_reqs(master); |
| 385 | } |
| 386 | #endif |
Vikram Kanigiri | 4e97e54 | 2015-02-26 15:25:58 +0000 | [diff] [blame] | 387 | } |
| 388 | |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 389 | void fvp_interconnect_disable(void) |
Vikram Kanigiri | 4e97e54 | 2015-02-26 15:25:58 +0000 | [diff] [blame] | 390 | { |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 391 | #if FVP_INTERCONNECT_DRIVER == FVP_CCN |
| 392 | plat_arm_interconnect_exit_coherency(); |
| 393 | #else |
| 394 | unsigned int master; |
| 395 | |
Antonio Nino Diaz | 6971f00 | 2018-11-06 13:14:21 +0000 | [diff] [blame] | 396 | if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 | |
| 397 | ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) { |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 398 | master = get_interconnect_master(); |
| 399 | cci_disable_snoop_dvm_reqs(master); |
| 400 | } |
| 401 | #endif |
Vikram Kanigiri | 9637745 | 2014-04-24 11:02:16 +0100 | [diff] [blame] | 402 | } |
John Tsichritzis | c34341a | 2018-07-30 13:41:52 +0100 | [diff] [blame] | 403 | |
Antonio Nino Diaz | 05f4957 | 2018-09-25 11:37:23 +0100 | [diff] [blame] | 404 | #if TRUSTED_BOARD_BOOT |
John Tsichritzis | c34341a | 2018-07-30 13:41:52 +0100 | [diff] [blame] | 405 | int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size) |
| 406 | { |
| 407 | assert(heap_addr != NULL); |
| 408 | assert(heap_size != NULL); |
| 409 | |
| 410 | return arm_get_mbedtls_heap(heap_addr, heap_size); |
| 411 | } |
| 412 | #endif |
Alexei Fedorov | 7131d83 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 413 | |
| 414 | void fvp_timer_init(void) |
| 415 | { |
| 416 | #if FVP_USE_SP804_TIMER |
| 417 | /* Enable the clock override for SP804 timer 0, which means that no |
| 418 | * clock dividers are applied and the raw (35MHz) clock will be used. |
| 419 | */ |
| 420 | mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV); |
| 421 | |
| 422 | /* Initialize delay timer driver using SP804 dual timer 0 */ |
| 423 | sp804_timer_init(V2M_SP804_TIMER0_BASE, |
| 424 | SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV); |
| 425 | #else |
| 426 | generic_delay_timer_init(); |
| 427 | |
| 428 | /* Enable System level generic timer */ |
| 429 | mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF, |
| 430 | CNTCR_FCREQ(0U) | CNTCR_EN); |
| 431 | #endif /* FVP_USE_SP804_TIMER */ |
| 432 | } |