Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 1 | /* |
Joel Hutton | 5cc3bc8 | 2018-03-21 11:40:57 +0000 | [diff] [blame] | 2 | * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 7 | #include <assert.h> |
| 8 | #include <errno.h> |
| 9 | #include <stddef.h> |
| 10 | #include <string.h> |
| 11 | |
| 12 | #include <platform_def.h> |
| 13 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 14 | #include <arch.h> |
| 15 | #include <arch_helpers.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 16 | #include <bl31/bl31.h> |
| 17 | #include <common/bl_common.h> |
| 18 | #include <common/debug.h> |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 19 | #include <cortex_a53.h> |
Isla Mitchell | e363146 | 2017-07-14 10:46:32 +0100 | [diff] [blame] | 20 | #include <cortex_a57.h> |
Varun Wadekar | baf903e | 2015-09-22 15:00:06 +0530 | [diff] [blame] | 21 | #include <denver.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 22 | #include <drivers/console.h> |
| 23 | #include <lib/mmio.h> |
| 24 | #include <lib/utils.h> |
| 25 | #include <lib/utils_def.h> |
| 26 | #include <plat/common/platform.h> |
| 27 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 28 | #include <memctrl.h> |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 29 | #include <profiler.h> |
Varun Wadekar | 0dc9181 | 2015-12-30 15:06:41 -0800 | [diff] [blame] | 30 | #include <tegra_def.h> |
Harvey Hsieh | 9e083c7 | 2017-04-10 16:20:32 +0800 | [diff] [blame] | 31 | #include <tegra_platform.h> |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 32 | #include <tegra_private.h> |
| 33 | |
Arve Hjønnevåg | 8f53949 | 2018-02-21 17:36:44 -0800 | [diff] [blame] | 34 | /* length of Trusty's input parameters (in bytes) */ |
| 35 | #define TRUSTY_PARAMS_LEN_BYTES (4096*2) |
| 36 | |
Antonio Nino Diaz | 4b32e62 | 2018-08-16 16:52:57 +0100 | [diff] [blame] | 37 | extern void memcpy16(void *dest, const void *src, unsigned int length); |
Varun Wadekar | b41a414 | 2016-05-23 15:56:14 -0700 | [diff] [blame] | 38 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 39 | /******************************************************************************* |
| 40 | * Declarations of linker defined symbols which will help us find the layout |
| 41 | * of trusted SRAM |
| 42 | ******************************************************************************/ |
Joel Hutton | 5cc3bc8 | 2018-03-21 11:40:57 +0000 | [diff] [blame] | 43 | |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 44 | IMPORT_SYM(uint64_t, __RW_START__, BL31_RW_START); |
| 45 | IMPORT_SYM(uint64_t, __RW_END__, BL31_RW_END); |
| 46 | IMPORT_SYM(uint64_t, __RODATA_START__, BL31_RODATA_BASE); |
| 47 | IMPORT_SYM(uint64_t, __RODATA_END__, BL31_RODATA_END); |
| 48 | IMPORT_SYM(uint64_t, __TEXT_START__, TEXT_START); |
| 49 | IMPORT_SYM(uint64_t, __TEXT_END__, TEXT_END); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 50 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 51 | extern uint64_t tegra_bl31_phys_base; |
Varun Wadekar | d2014c6 | 2015-10-29 10:37:28 +0530 | [diff] [blame] | 52 | extern uint64_t tegra_console_base; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 53 | |
Varun Wadekar | 52a1598 | 2015-06-05 12:57:27 +0530 | [diff] [blame] | 54 | static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 55 | static plat_params_from_bl2_t plat_bl31_params_from_bl2 = { |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 56 | .tzdram_size = TZDRAM_SIZE |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 57 | }; |
Arve Hjønnevåg | 8f53949 | 2018-02-21 17:36:44 -0800 | [diff] [blame] | 58 | static unsigned long bl32_mem_size; |
| 59 | static unsigned long bl32_boot_params; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 60 | |
| 61 | /******************************************************************************* |
| 62 | * This variable holds the non-secure image entry address |
| 63 | ******************************************************************************/ |
| 64 | extern uint64_t ns_image_entrypoint; |
| 65 | |
| 66 | /******************************************************************************* |
Varun Wadekar | 3f0a8ad | 2016-03-28 15:56:47 -0700 | [diff] [blame] | 67 | * The following platform setup functions are weakly defined. They |
| 68 | * provide typical implementations that will be overridden by a SoC. |
| 69 | ******************************************************************************/ |
| 70 | #pragma weak plat_early_platform_setup |
Varun Wadekar | d22d4ad | 2016-05-23 11:41:07 -0700 | [diff] [blame] | 71 | #pragma weak plat_get_bl31_params |
| 72 | #pragma weak plat_get_bl31_plat_params |
Dilan Lee | 1f66f3d | 2017-10-27 09:51:09 +0800 | [diff] [blame] | 73 | #pragma weak plat_late_platform_setup |
Varun Wadekar | 3f0a8ad | 2016-03-28 15:56:47 -0700 | [diff] [blame] | 74 | |
| 75 | void plat_early_platform_setup(void) |
| 76 | { |
| 77 | ; /* do nothing */ |
| 78 | } |
| 79 | |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 80 | struct tegra_bl31_params *plat_get_bl31_params(void) |
Varun Wadekar | d22d4ad | 2016-05-23 11:41:07 -0700 | [diff] [blame] | 81 | { |
| 82 | return NULL; |
| 83 | } |
| 84 | |
| 85 | plat_params_from_bl2_t *plat_get_bl31_plat_params(void) |
| 86 | { |
| 87 | return NULL; |
| 88 | } |
| 89 | |
Dilan Lee | 1f66f3d | 2017-10-27 09:51:09 +0800 | [diff] [blame] | 90 | void plat_late_platform_setup(void) |
| 91 | { |
| 92 | ; /* do nothing */ |
| 93 | } |
| 94 | |
Varun Wadekar | 3f0a8ad | 2016-03-28 15:56:47 -0700 | [diff] [blame] | 95 | /******************************************************************************* |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 96 | * Return a pointer to the 'entry_point_info' structure of the next image for |
| 97 | * security state specified. BL33 corresponds to the non-secure image type |
| 98 | * while BL32 corresponds to the secure image type. |
| 99 | ******************************************************************************/ |
| 100 | entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) |
| 101 | { |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 102 | entry_point_info_t *ep = NULL; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 103 | |
Varun Wadekar | 197a75f | 2016-06-06 10:46:28 -0700 | [diff] [blame] | 104 | /* return BL32 entry point info if it is valid */ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 105 | if (type == NON_SECURE) { |
| 106 | ep = &bl33_image_ep_info; |
| 107 | } else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) { |
| 108 | ep = &bl32_image_ep_info; |
| 109 | } |
Varun Wadekar | 52a1598 | 2015-06-05 12:57:27 +0530 | [diff] [blame] | 110 | |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 111 | return ep; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 112 | } |
| 113 | |
| 114 | /******************************************************************************* |
| 115 | * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image |
| 116 | * passes this platform specific information. |
| 117 | ******************************************************************************/ |
| 118 | plat_params_from_bl2_t *bl31_get_plat_params(void) |
| 119 | { |
| 120 | return &plat_bl31_params_from_bl2; |
| 121 | } |
| 122 | |
| 123 | /******************************************************************************* |
| 124 | * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image |
| 125 | * info. |
| 126 | ******************************************************************************/ |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 127 | void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, |
| 128 | u_register_t arg2, u_register_t arg3) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 129 | { |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 130 | struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0; |
| 131 | plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1; |
Varun Wadekar | b41a414 | 2016-05-23 15:56:14 -0700 | [diff] [blame] | 132 | image_info_t bl32_img_info = { {0} }; |
| 133 | uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end; |
Harvey Hsieh | 9e083c7 | 2017-04-10 16:20:32 +0800 | [diff] [blame] | 134 | uint32_t console_clock; |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 135 | int32_t ret; |
Varun Wadekar | baf903e | 2015-09-22 15:00:06 +0530 | [diff] [blame] | 136 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 137 | /* |
Varun Wadekar | d22d4ad | 2016-05-23 11:41:07 -0700 | [diff] [blame] | 138 | * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so |
| 139 | * there's no argument to relay from a previous bootloader. Platforms |
| 140 | * might use custom ways to get arguments, so provide handlers which |
| 141 | * they can override. |
| 142 | */ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 143 | if (arg_from_bl2 == NULL) { |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 144 | arg_from_bl2 = plat_get_bl31_params(); |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 145 | } |
| 146 | if (plat_params == NULL) { |
Varun Wadekar | d22d4ad | 2016-05-23 11:41:07 -0700 | [diff] [blame] | 147 | plat_params = plat_get_bl31_plat_params(); |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 148 | } |
Varun Wadekar | d22d4ad | 2016-05-23 11:41:07 -0700 | [diff] [blame] | 149 | |
| 150 | /* |
Varun Wadekar | 52a1598 | 2015-06-05 12:57:27 +0530 | [diff] [blame] | 151 | * Copy BL3-3, BL3-2 entry point information. |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 152 | * They are stored in Secure RAM, in BL2's address space. |
| 153 | */ |
Anthony Zhou | 4408e88 | 2017-07-07 14:29:51 +0800 | [diff] [blame] | 154 | assert(arg_from_bl2 != NULL); |
| 155 | assert(arg_from_bl2->bl33_ep_info != NULL); |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 156 | bl33_image_ep_info = *arg_from_bl2->bl33_ep_info; |
Varun Wadekar | baf903e | 2015-09-22 15:00:06 +0530 | [diff] [blame] | 157 | |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 158 | if (arg_from_bl2->bl32_ep_info != NULL) { |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 159 | bl32_image_ep_info = *arg_from_bl2->bl32_ep_info; |
| 160 | bl32_mem_size = arg_from_bl2->bl32_ep_info->args.arg0; |
| 161 | bl32_boot_params = arg_from_bl2->bl32_ep_info->args.arg2; |
Arve Hjønnevåg | 8f53949 | 2018-02-21 17:36:44 -0800 | [diff] [blame] | 162 | } |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 163 | |
| 164 | /* |
Varun Wadekar | f07d6de | 2018-02-27 14:33:57 -0800 | [diff] [blame] | 165 | * Parse platform specific parameters |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 166 | */ |
Anthony Zhou | 4408e88 | 2017-07-07 14:29:51 +0800 | [diff] [blame] | 167 | assert(plat_params != NULL); |
Varun Wadekar | 6bb6246 | 2015-10-06 12:49:31 +0530 | [diff] [blame] | 168 | plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base; |
| 169 | plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size; |
Varun Wadekar | d2014c6 | 2015-10-29 10:37:28 +0530 | [diff] [blame] | 170 | plat_bl31_params_from_bl2.uart_id = plat_params->uart_id; |
Harvey Hsieh | fbdfce1 | 2016-11-23 19:13:08 +0800 | [diff] [blame] | 171 | plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis; |
Varun Wadekar | f07d6de | 2018-02-27 14:33:57 -0800 | [diff] [blame] | 172 | plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size; |
| 173 | plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base; |
Varun Wadekar | d2014c6 | 2015-10-29 10:37:28 +0530 | [diff] [blame] | 174 | |
| 175 | /* |
Varun Wadekar | 1ec441e | 2016-03-24 15:34:24 -0700 | [diff] [blame] | 176 | * It is very important that we run either from TZDRAM or TZSRAM base. |
| 177 | * Add an explicit check here. |
| 178 | */ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 179 | if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) && |
| 180 | (TEGRA_TZRAM_BASE != BL31_BASE)) { |
Varun Wadekar | 1ec441e | 2016-03-24 15:34:24 -0700 | [diff] [blame] | 181 | panic(); |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 182 | } |
Varun Wadekar | 1ec441e | 2016-03-24 15:34:24 -0700 | [diff] [blame] | 183 | |
| 184 | /* |
Harvey Hsieh | 9e083c7 | 2017-04-10 16:20:32 +0800 | [diff] [blame] | 185 | * Reference clock used by the FPGAs is a lot slower. |
| 186 | */ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 187 | if (tegra_platform_is_fpga()) { |
Harvey Hsieh | 9e083c7 | 2017-04-10 16:20:32 +0800 | [diff] [blame] | 188 | console_clock = TEGRA_BOOT_UART_CLK_13_MHZ; |
| 189 | } else { |
| 190 | console_clock = TEGRA_BOOT_UART_CLK_408_MHZ; |
| 191 | } |
| 192 | |
| 193 | /* |
Varun Wadekar | d2014c6 | 2015-10-29 10:37:28 +0530 | [diff] [blame] | 194 | * Get the base address of the UART controller to be used for the |
| 195 | * console |
| 196 | */ |
Varun Wadekar | d2014c6 | 2015-10-29 10:37:28 +0530 | [diff] [blame] | 197 | tegra_console_base = plat_get_console_from_id(plat_params->uart_id); |
| 198 | |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 199 | if (tegra_console_base != 0U) { |
Damon Duan | 777baa5 | 2016-11-07 19:37:50 +0800 | [diff] [blame] | 200 | /* |
| 201 | * Configure the UART port to be used as the console |
| 202 | */ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 203 | (void)console_init(tegra_console_base, console_clock, |
Harvey Hsieh | 9e083c7 | 2017-04-10 16:20:32 +0800 | [diff] [blame] | 204 | TEGRA_CONSOLE_BAUDRATE); |
Damon Duan | 777baa5 | 2016-11-07 19:37:50 +0800 | [diff] [blame] | 205 | } |
Varun Wadekar | d2014c6 | 2015-10-29 10:37:28 +0530 | [diff] [blame] | 206 | |
Varun Wadekar | 5118b53 | 2016-06-04 22:08:50 -0700 | [diff] [blame] | 207 | /* |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 208 | * The previous bootloader passes the base address of the shared memory |
| 209 | * location to store the boot profiler logs. Sanity check the |
| 210 | * address and initilise the profiler library, if it looks ok. |
| 211 | */ |
| 212 | if (plat_params->boot_profiler_shmem_base != 0ULL) { |
| 213 | |
| 214 | ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base, |
| 215 | PROFILER_SIZE_BYTES); |
| 216 | if (ret == (int32_t)0) { |
| 217 | |
| 218 | /* store the membase for the profiler lib */ |
| 219 | plat_bl31_params_from_bl2.boot_profiler_shmem_base = |
| 220 | plat_params->boot_profiler_shmem_base; |
| 221 | |
| 222 | /* initialise the profiler library */ |
| 223 | boot_profiler_init(plat_params->boot_profiler_shmem_base, |
| 224 | TEGRA_TMRUS_BASE); |
| 225 | } |
| 226 | } |
| 227 | |
| 228 | /* |
| 229 | * Add timestamp for platform early setup entry. |
| 230 | */ |
| 231 | boot_profiler_add_record("[TF] early setup entry"); |
| 232 | |
| 233 | /* |
Steven Kao | 27e6431 | 2016-10-21 14:16:59 +0800 | [diff] [blame] | 234 | * Initialize delay timer |
| 235 | */ |
| 236 | tegra_delay_timer_init(); |
| 237 | |
Varun Wadekar | dbe67c7 | 2017-09-20 15:09:38 -0700 | [diff] [blame] | 238 | /* Early platform setup for Tegra SoCs */ |
| 239 | plat_early_platform_setup(); |
| 240 | |
Steven Kao | 27e6431 | 2016-10-21 14:16:59 +0800 | [diff] [blame] | 241 | /* |
Varun Wadekar | 5118b53 | 2016-06-04 22:08:50 -0700 | [diff] [blame] | 242 | * Do initial security configuration to allow DRAM/device access. |
| 243 | */ |
| 244 | tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base, |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 245 | (uint32_t)plat_bl31_params_from_bl2.tzdram_size); |
Varun Wadekar | 5118b53 | 2016-06-04 22:08:50 -0700 | [diff] [blame] | 246 | |
Varun Wadekar | b41a414 | 2016-05-23 15:56:14 -0700 | [diff] [blame] | 247 | /* |
| 248 | * The previous bootloader might not have placed the BL32 image |
| 249 | * inside the TZDRAM. We check the BL32 image info to find out |
| 250 | * the base/PC values and relocate the image if necessary. |
| 251 | */ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 252 | if (arg_from_bl2->bl32_image_info != NULL) { |
Varun Wadekar | b41a414 | 2016-05-23 15:56:14 -0700 | [diff] [blame] | 253 | |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 254 | bl32_img_info = *arg_from_bl2->bl32_image_info; |
Varun Wadekar | b41a414 | 2016-05-23 15:56:14 -0700 | [diff] [blame] | 255 | |
| 256 | /* Relocate BL32 if it resides outside of the TZDRAM */ |
| 257 | tzdram_start = plat_bl31_params_from_bl2.tzdram_base; |
| 258 | tzdram_end = plat_bl31_params_from_bl2.tzdram_base + |
| 259 | plat_bl31_params_from_bl2.tzdram_size; |
| 260 | bl32_start = bl32_img_info.image_base; |
| 261 | bl32_end = bl32_img_info.image_base + bl32_img_info.image_size; |
| 262 | |
| 263 | assert(tzdram_end > tzdram_start); |
| 264 | assert(bl32_end > bl32_start); |
| 265 | assert(bl32_image_ep_info.pc > tzdram_start); |
| 266 | assert(bl32_image_ep_info.pc < tzdram_end); |
| 267 | |
| 268 | /* relocate BL32 */ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 269 | if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) { |
Varun Wadekar | b41a414 | 2016-05-23 15:56:14 -0700 | [diff] [blame] | 270 | |
| 271 | INFO("Relocate BL32 to TZDRAM\n"); |
| 272 | |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 273 | (void)memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc, |
Varun Wadekar | b41a414 | 2016-05-23 15:56:14 -0700 | [diff] [blame] | 274 | (void *)(uintptr_t)bl32_start, |
| 275 | bl32_img_info.image_size); |
| 276 | |
| 277 | /* clean up non-secure intermediate buffer */ |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 278 | zeromem((void *)(uintptr_t)bl32_start, |
Varun Wadekar | b41a414 | 2016-05-23 15:56:14 -0700 | [diff] [blame] | 279 | bl32_img_info.image_size); |
| 280 | } |
| 281 | } |
| 282 | |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 283 | /* |
| 284 | * Add timestamp for platform early setup exit. |
| 285 | */ |
| 286 | boot_profiler_add_record("[TF] early setup exit"); |
| 287 | |
Sandrine Bailleux | fff61b6 | 2018-06-21 11:41:43 +0200 | [diff] [blame] | 288 | INFO("BL3-1: Boot CPU: %s Processor [%lx]\n", |
| 289 | (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK) |
| 290 | == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr()); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 291 | } |
Arve Hjønnevåg | 8f53949 | 2018-02-21 17:36:44 -0800 | [diff] [blame] | 292 | |
| 293 | #ifdef SPD_trusty |
| 294 | void plat_trusty_set_boot_args(aapcs64_params_t *args) |
| 295 | { |
| 296 | args->arg0 = bl32_mem_size; |
| 297 | args->arg1 = bl32_boot_params; |
| 298 | args->arg2 = TRUSTY_PARAMS_LEN_BYTES; |
Varun Wadekar | c209980 | 2018-12-28 13:50:20 -0800 | [diff] [blame] | 299 | |
| 300 | /* update EKS size */ |
| 301 | if (args->arg4 != 0U) { |
| 302 | args->arg2 = args->arg4; |
| 303 | } |
Varun Wadekar | 7a1ba29 | 2019-01-02 16:30:01 -0800 | [diff] [blame] | 304 | |
| 305 | /* Profiler Carveout Base */ |
| 306 | args->arg3 = args->arg5; |
Arve Hjønnevåg | 8f53949 | 2018-02-21 17:36:44 -0800 | [diff] [blame] | 307 | } |
| 308 | #endif |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 309 | |
| 310 | /******************************************************************************* |
| 311 | * Initialize the gic, configure the SCR. |
| 312 | ******************************************************************************/ |
| 313 | void bl31_platform_setup(void) |
| 314 | { |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 315 | /* |
| 316 | * Add timestamp for platform setup entry. |
| 317 | */ |
| 318 | boot_profiler_add_record("[TF] plat setup entry"); |
| 319 | |
Varun Wadekar | b7b4575 | 2015-12-28 14:55:41 -0800 | [diff] [blame] | 320 | /* Initialize the gic cpu and distributor interfaces */ |
| 321 | plat_gic_setup(); |
| 322 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 323 | /* |
| 324 | * Setup secondary CPU POR infrastructure. |
| 325 | */ |
| 326 | plat_secondary_setup(); |
| 327 | |
| 328 | /* |
| 329 | * Initial Memory Controller configuration. |
| 330 | */ |
| 331 | tegra_memctrl_setup(); |
| 332 | |
| 333 | /* |
Varun Wadekar | 0dc9181 | 2015-12-30 15:06:41 -0800 | [diff] [blame] | 334 | * Set up the TZRAM memory aperture to allow only secure world |
| 335 | * access |
| 336 | */ |
| 337 | tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE); |
| 338 | |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 339 | /* |
Dilan Lee | 1f66f3d | 2017-10-27 09:51:09 +0800 | [diff] [blame] | 340 | * Late setup handler to allow platforms to performs additional |
| 341 | * functionality. |
| 342 | * This handler gets called with MMU enabled. |
| 343 | */ |
| 344 | plat_late_platform_setup(); |
| 345 | |
| 346 | /* |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 347 | * Add timestamp for platform setup exit. |
| 348 | */ |
| 349 | boot_profiler_add_record("[TF] plat setup exit"); |
| 350 | |
Varun Wadekar | baf903e | 2015-09-22 15:00:06 +0530 | [diff] [blame] | 351 | INFO("BL3-1: Tegra platform setup complete\n"); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 352 | } |
| 353 | |
| 354 | /******************************************************************************* |
Varun Wadekar | 1dcffa9 | 2016-01-08 17:48:42 -0800 | [diff] [blame] | 355 | * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit |
| 356 | ******************************************************************************/ |
| 357 | void bl31_plat_runtime_setup(void) |
| 358 | { |
Varun Wadekar | c92050b | 2017-03-29 14:57:29 -0700 | [diff] [blame] | 359 | /* |
Harvey Hsieh | 359be95 | 2017-08-21 15:01:53 +0800 | [diff] [blame] | 360 | * During cold boot, it is observed that the arbitration |
| 361 | * bit is set in the Memory controller leading to false |
| 362 | * error interrupts in the non-secure world. To avoid |
| 363 | * this, clean the interrupt status register before |
| 364 | * booting into the non-secure world |
| 365 | */ |
| 366 | tegra_memctrl_clear_pending_interrupts(); |
| 367 | |
| 368 | /* |
Varun Wadekar | c92050b | 2017-03-29 14:57:29 -0700 | [diff] [blame] | 369 | * During boot, USB3 and flash media (SDMMC/SATA) devices need |
| 370 | * access to IRAM. Because these clients connect to the MC and |
| 371 | * do not have a direct path to the IRAM, the MC implements AHB |
| 372 | * redirection during boot to allow path to IRAM. In this mode |
| 373 | * accesses to a programmed memory address aperture are directed |
| 374 | * to the AHB bus, allowing access to the IRAM. This mode must be |
| 375 | * disabled before we jump to the non-secure world. |
| 376 | */ |
| 377 | tegra_memctrl_disable_ahb_redirection(); |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 378 | |
| 379 | /* |
| 380 | * Add final timestamp before exiting BL31. |
| 381 | */ |
| 382 | boot_profiler_add_record("[TF] bl31 exit"); |
| 383 | boot_profiler_deinit(); |
Varun Wadekar | 1dcffa9 | 2016-01-08 17:48:42 -0800 | [diff] [blame] | 384 | } |
| 385 | |
| 386 | /******************************************************************************* |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 387 | * Perform the very early platform specific architectural setup here. At the |
| 388 | * moment this only intializes the mmu in a quick and dirty way. |
| 389 | ******************************************************************************/ |
| 390 | void bl31_plat_arch_setup(void) |
| 391 | { |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 392 | uint64_t rw_start = BL31_RW_START; |
| 393 | uint64_t rw_size = BL31_RW_END - BL31_RW_START; |
| 394 | uint64_t rodata_start = BL31_RODATA_BASE; |
| 395 | uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE; |
| 396 | uint64_t code_base = TEXT_START; |
| 397 | uint64_t code_size = TEXT_END - TEXT_START; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 398 | const mmap_region_t *plat_mmio_map = NULL; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 399 | #if USE_COHERENT_MEM |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 400 | uint32_t coh_start, coh_size; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 401 | #endif |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 402 | const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params(); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 403 | |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 404 | /* |
| 405 | * Add timestamp for arch setup entry. |
| 406 | */ |
| 407 | boot_profiler_add_record("[TF] arch setup entry"); |
| 408 | |
Varun Wadekar | 922550a | 2018-01-23 14:38:51 -0800 | [diff] [blame] | 409 | /* add MMIO space */ |
| 410 | plat_mmio_map = plat_get_mmio_map(); |
| 411 | if (plat_mmio_map != NULL) { |
| 412 | mmap_add(plat_mmio_map); |
| 413 | } else { |
| 414 | WARN("MMIO map not available\n"); |
| 415 | } |
| 416 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 417 | /* add memory regions */ |
Varun Wadekar | 3fb854f | 2017-02-28 08:23:59 -0800 | [diff] [blame] | 418 | mmap_add_region(rw_start, rw_start, |
| 419 | rw_size, |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 420 | MT_MEMORY | MT_RW | MT_SECURE); |
Varun Wadekar | 3fb854f | 2017-02-28 08:23:59 -0800 | [diff] [blame] | 421 | mmap_add_region(rodata_start, rodata_start, |
| 422 | rodata_size, |
| 423 | MT_RO_DATA | MT_SECURE); |
| 424 | mmap_add_region(code_base, code_base, |
| 425 | code_size, |
| 426 | MT_CODE | MT_SECURE); |
Varun Wadekar | 207cc73 | 2015-07-08 12:57:50 +0530 | [diff] [blame] | 427 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 428 | #if USE_COHERENT_MEM |
Masahiro Yamada | 0fac5af | 2016-12-28 16:11:41 +0900 | [diff] [blame] | 429 | coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE); |
| 430 | coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE; |
Varun Wadekar | 207cc73 | 2015-07-08 12:57:50 +0530 | [diff] [blame] | 431 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 432 | mmap_add_region(coh_start, coh_start, |
| 433 | coh_size, |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 434 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 435 | #endif |
| 436 | |
Varun Wadekar | 922550a | 2018-01-23 14:38:51 -0800 | [diff] [blame] | 437 | /* map TZDRAM used by BL31 as coherent memory */ |
| 438 | if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) { |
| 439 | mmap_add_region(params_from_bl2->tzdram_base, |
| 440 | params_from_bl2->tzdram_base, |
| 441 | BL31_SIZE, |
| 442 | MT_DEVICE | MT_RW | MT_SECURE); |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 443 | } |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 444 | |
| 445 | /* set up translation tables */ |
| 446 | init_xlat_tables(); |
| 447 | |
| 448 | /* enable the MMU */ |
| 449 | enable_mmu_el3(0); |
Varun Wadekar | baf903e | 2015-09-22 15:00:06 +0530 | [diff] [blame] | 450 | |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 451 | /* |
| 452 | * Add timestamp for arch setup exit. |
| 453 | */ |
| 454 | boot_profiler_add_record("[TF] arch setup exit"); |
| 455 | |
Varun Wadekar | baf903e | 2015-09-22 15:00:06 +0530 | [diff] [blame] | 456 | INFO("BL3-1: Tegra: MMU enabled\n"); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 457 | } |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 458 | |
| 459 | /******************************************************************************* |
| 460 | * Check if the given NS DRAM range is valid |
| 461 | ******************************************************************************/ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 462 | int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes) |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 463 | { |
Varun Wadekar | c74343c | 2017-07-20 09:43:28 -0700 | [diff] [blame] | 464 | uint64_t end = base + size_in_bytes - U(1); |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 465 | int32_t ret = 0; |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 466 | |
| 467 | /* |
| 468 | * Check if the NS DRAM address is valid |
| 469 | */ |
Varun Wadekar | c74343c | 2017-07-20 09:43:28 -0700 | [diff] [blame] | 470 | if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) || |
| 471 | (end > TEGRA_DRAM_END)) { |
| 472 | |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 473 | ERROR("NS address is out-of-bounds!\n"); |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 474 | ret = -EFAULT; |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 475 | } |
| 476 | |
| 477 | /* |
| 478 | * TZDRAM aperture contains the BL31 and BL32 images, so we need |
| 479 | * to check if the NS DRAM range overlaps the TZDRAM aperture. |
| 480 | */ |
Varun Wadekar | c74343c | 2017-07-20 09:43:28 -0700 | [diff] [blame] | 481 | if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) { |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 482 | ERROR("NS address overlaps TZDRAM!\n"); |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 483 | ret = -ENOTSUP; |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 484 | } |
| 485 | |
| 486 | /* valid NS address */ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 487 | return ret; |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 488 | } |