Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Douglas Raillard | 21362a9 | 2016-12-02 13:51:54 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 7 | #include <platform_def.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 8 | |
| 9 | OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) |
| 10 | OUTPUT_ARCH(PLATFORM_LINKER_ARCH) |
Jeenu Viswambharan | 2a30a75 | 2014-03-11 11:06:45 +0000 | [diff] [blame] | 11 | ENTRY(bl1_entrypoint) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 12 | |
| 13 | MEMORY { |
Juan Castillo | fd8c077 | 2014-09-16 10:40:35 +0100 | [diff] [blame] | 14 | ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE |
| 15 | RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 16 | } |
| 17 | |
| 18 | SECTIONS |
| 19 | { |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame] | 20 | . = BL1_RO_BASE; |
| 21 | ASSERT(. == ALIGN(4096), |
| 22 | "BL1_RO_BASE address is not aligned on a page boundary.") |
| 23 | |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 24 | #if SEPARATE_CODE_AND_RODATA |
| 25 | .text . : { |
| 26 | __TEXT_START__ = .; |
| 27 | *bl1_entrypoint.o(.text*) |
| 28 | *(.text*) |
| 29 | *(.vectors) |
| 30 | . = NEXT(4096); |
| 31 | __TEXT_END__ = .; |
| 32 | } >ROM |
| 33 | |
| 34 | .rodata . : { |
| 35 | __RODATA_START__ = .; |
| 36 | *(.rodata*) |
| 37 | |
| 38 | /* Ensure 8-byte alignment for descriptors and ensure inclusion */ |
| 39 | . = ALIGN(8); |
| 40 | __PARSER_LIB_DESCS_START__ = .; |
| 41 | KEEP(*(.img_parser_lib_descs)) |
| 42 | __PARSER_LIB_DESCS_END__ = .; |
| 43 | |
| 44 | /* |
| 45 | * Ensure 8-byte alignment for cpu_ops so that its fields are also |
| 46 | * aligned. Also ensure cpu_ops inclusion. |
| 47 | */ |
| 48 | . = ALIGN(8); |
| 49 | __CPU_OPS_START__ = .; |
| 50 | KEEP(*(cpu_ops)) |
| 51 | __CPU_OPS_END__ = .; |
| 52 | |
| 53 | /* |
| 54 | * No need to pad out the .rodata section to a page boundary. Next is |
| 55 | * the .data section, which can mapped in ROM with the same memory |
| 56 | * attributes as the .rodata section. |
| 57 | */ |
| 58 | __RODATA_END__ = .; |
| 59 | } >ROM |
| 60 | #else |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame] | 61 | ro . : { |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 62 | __RO_START__ = .; |
Andrew Thoelke | e01ea34 | 2014-03-18 07:13:52 +0000 | [diff] [blame] | 63 | *bl1_entrypoint.o(.text*) |
| 64 | *(.text*) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 65 | *(.rodata*) |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 66 | |
Juan Castillo | 8e55d93 | 2015-04-02 09:48:16 +0100 | [diff] [blame] | 67 | /* Ensure 8-byte alignment for descriptors and ensure inclusion */ |
| 68 | . = ALIGN(8); |
| 69 | __PARSER_LIB_DESCS_START__ = .; |
| 70 | KEEP(*(.img_parser_lib_descs)) |
| 71 | __PARSER_LIB_DESCS_END__ = .; |
| 72 | |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 73 | /* |
| 74 | * Ensure 8-byte alignment for cpu_ops so that its fields are also |
| 75 | * aligned. Also ensure cpu_ops inclusion. |
| 76 | */ |
| 77 | . = ALIGN(8); |
| 78 | __CPU_OPS_START__ = .; |
| 79 | KEEP(*(cpu_ops)) |
| 80 | __CPU_OPS_END__ = .; |
| 81 | |
Achin Gupta | b739f22 | 2014-01-18 16:50:09 +0000 | [diff] [blame] | 82 | *(.vectors) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 83 | __RO_END__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 84 | } >ROM |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 85 | #endif |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 86 | |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 87 | ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__, |
| 88 | "cpu_ops not defined for this platform.") |
| 89 | |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 90 | . = BL1_RW_BASE; |
| 91 | ASSERT(BL1_RW_BASE == ALIGN(4096), |
| 92 | "BL1_RW_BASE address is not aligned on a page boundary.") |
| 93 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 94 | /* |
| 95 | * The .data section gets copied from ROM to RAM at runtime. |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 96 | * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes |
| 97 | * aligned regions in it. |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame] | 98 | * Its VMA must be page-aligned as it marks the first read/write page. |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 99 | * |
| 100 | * It must be placed at a lower address than the stacks if the stack |
| 101 | * protector is enabled. Alternatively, the .data.stack_protector_canary |
| 102 | * section can be placed independently of the main .data section. |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 103 | */ |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame] | 104 | .data . : ALIGN(16) { |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 105 | __DATA_RAM_START__ = .; |
Andrew Thoelke | e01ea34 | 2014-03-18 07:13:52 +0000 | [diff] [blame] | 106 | *(.data*) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 107 | __DATA_RAM_END__ = .; |
| 108 | } >RAM AT>ROM |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 109 | |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame] | 110 | stacks . (NOLOAD) : { |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 111 | __STACKS_START__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 112 | *(tzfw_normal_stacks) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 113 | __STACKS_END__ = .; |
| 114 | } >RAM |
| 115 | |
| 116 | /* |
| 117 | * The .bss section gets initialised to 0 at runtime. |
Douglas Raillard | 21362a9 | 2016-12-02 13:51:54 +0000 | [diff] [blame] | 118 | * Its base address should be 16-byte aligned for better performance of the |
| 119 | * zero-initialization code. |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 120 | */ |
| 121 | .bss : ALIGN(16) { |
| 122 | __BSS_START__ = .; |
Andrew Thoelke | e01ea34 | 2014-03-18 07:13:52 +0000 | [diff] [blame] | 123 | *(.bss*) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 124 | *(COMMON) |
| 125 | __BSS_END__ = .; |
| 126 | } >RAM |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 127 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 128 | /* |
Achin Gupta | a0cd989 | 2014-02-09 13:30:38 +0000 | [diff] [blame] | 129 | * The xlat_table section is for full, aligned page tables (4K). |
Jeenu Viswambharan | 74cbb83 | 2014-02-17 17:26:51 +0000 | [diff] [blame] | 130 | * Removing them from .bss avoids forcing 4K alignment on |
| 131 | * the .bss section and eliminates the unecessary zero init |
| 132 | */ |
| 133 | xlat_table (NOLOAD) : { |
| 134 | *(xlat_table) |
| 135 | } >RAM |
| 136 | |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 137 | #if USE_COHERENT_MEM |
Jeenu Viswambharan | 74cbb83 | 2014-02-17 17:26:51 +0000 | [diff] [blame] | 138 | /* |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 139 | * The base address of the coherent memory section must be page-aligned (4K) |
| 140 | * to guarantee that the coherent data are stored on their own pages and |
| 141 | * are not mixed with normal data. This is required to set up the correct |
| 142 | * memory attributes for the coherent data page tables. |
| 143 | */ |
| 144 | coherent_ram (NOLOAD) : ALIGN(4096) { |
| 145 | __COHERENT_RAM_START__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 146 | *(tzfw_coherent_mem) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 147 | __COHERENT_RAM_END_UNALIGNED__ = .; |
| 148 | /* |
| 149 | * Memory page(s) mapped to this section will be marked |
| 150 | * as device memory. No other unexpected data must creep in. |
| 151 | * Ensure the rest of the current memory page is unused. |
| 152 | */ |
| 153 | . = NEXT(4096); |
| 154 | __COHERENT_RAM_END__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 155 | } >RAM |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 156 | #endif |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 157 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 158 | __BL1_RAM_START__ = ADDR(.data); |
| 159 | __BL1_RAM_END__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 160 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 161 | __DATA_ROM_START__ = LOADADDR(.data); |
| 162 | __DATA_SIZE__ = SIZEOF(.data); |
Sandrine Bailleux | 6c2daed | 2016-06-15 13:53:50 +0100 | [diff] [blame] | 163 | |
Sandrine Bailleux | 6c8b359 | 2014-05-22 15:28:26 +0100 | [diff] [blame] | 164 | /* |
| 165 | * The .data section is the last PROGBITS section so its end marks the end |
Sandrine Bailleux | 6c2daed | 2016-06-15 13:53:50 +0100 | [diff] [blame] | 166 | * of BL1's actual content in Trusted ROM. |
Sandrine Bailleux | 6c8b359 | 2014-05-22 15:28:26 +0100 | [diff] [blame] | 167 | */ |
Sandrine Bailleux | 6c2daed | 2016-06-15 13:53:50 +0100 | [diff] [blame] | 168 | __BL1_ROM_END__ = __DATA_ROM_START__ + __DATA_SIZE__; |
| 169 | ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT, |
| 170 | "BL1's ROM content has exceeded its limit.") |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 171 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 172 | __BSS_SIZE__ = SIZEOF(.bss); |
| 173 | |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 174 | #if USE_COHERENT_MEM |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 175 | __COHERENT_RAM_UNALIGNED_SIZE__ = |
| 176 | __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 177 | #endif |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 178 | |
Sandrine Bailleux | 6c8b359 | 2014-05-22 15:28:26 +0100 | [diff] [blame] | 179 | ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.") |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 180 | } |