Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Madhukar Pappireddy | ae9677b | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 2 | * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Madhukar Pappireddy | ae9677b | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 7 | #include <assert.h> |
| 8 | #include <common/debug.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 9 | #include <drivers/arm/smmu_v3.h> |
laurenw-arm | 9656a30 | 2020-06-10 16:33:18 -0500 | [diff] [blame] | 10 | #include <fconf_hw_config_getter.h> |
Madhukar Pappireddy | ae9677b | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 11 | #include <lib/fconf/fconf.h> |
Manish V Badarkhe | 8717e03 | 2020-05-30 17:40:44 +0100 | [diff] [blame] | 12 | #include <lib/fconf/fconf_dyn_cfg_getter.h> |
laurenw-arm | 9656a30 | 2020-06-10 16:33:18 -0500 | [diff] [blame] | 13 | #include <lib/mmio.h> |
Antonio Nino Diaz | bd7b740 | 2019-01-25 14:30:04 +0000 | [diff] [blame] | 14 | #include <plat/arm/common/arm_config.h> |
| 15 | #include <plat/arm/common/plat_arm.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 16 | #include <plat/common/platform.h> |
| 17 | |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 18 | #include "fvp_private.h" |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 19 | |
Daniel Boulby | f45a4bb | 2018-09-18 13:26:03 +0100 | [diff] [blame] | 20 | void __init bl31_early_platform_setup2(u_register_t arg0, |
| 21 | u_register_t arg1, u_register_t arg2, u_register_t arg3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 22 | { |
Manish V Badarkhe | 8717e03 | 2020-05-30 17:40:44 +0100 | [diff] [blame] | 23 | #if !RESET_TO_BL31 && !BL2_AT_EL3 |
| 24 | const struct dyn_cfg_dtb_info_t *soc_fw_config_info; |
| 25 | |
| 26 | INFO("BL31 FCONF: FW_CONFIG address = %lx\n", (uintptr_t)arg1); |
| 27 | /* Fill the properties struct with the info from the config dtb */ |
| 28 | fconf_populate("FW_CONFIG", arg1); |
| 29 | |
| 30 | soc_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, SOC_FW_CONFIG_ID); |
| 31 | if (soc_fw_config_info != NULL) { |
| 32 | arg1 = soc_fw_config_info->config_addr; |
| 33 | } |
| 34 | #endif /* !RESET_TO_BL31 && !BL2_AT_EL3 */ |
| 35 | |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 36 | arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3); |
Vikram Kanigiri | 3684abf | 2014-03-27 14:33:15 +0000 | [diff] [blame] | 37 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 38 | /* Initialize the platform config for future decision making */ |
Dan Handley | ea45157 | 2014-05-15 14:53:30 +0100 | [diff] [blame] | 39 | fvp_config_setup(); |
Vikram Kanigiri | 9637745 | 2014-04-24 11:02:16 +0100 | [diff] [blame] | 40 | |
Vikram Kanigiri | 9d70f0f | 2014-07-15 16:46:43 +0100 | [diff] [blame] | 41 | /* |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 42 | * Initialize the correct interconnect for this cluster during cold |
| 43 | * boot. No need for locks as no other CPU is active. |
Vikram Kanigiri | 9d70f0f | 2014-07-15 16:46:43 +0100 | [diff] [blame] | 44 | */ |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 45 | fvp_interconnect_init(); |
Sandrine Bailleux | da797f6 | 2015-05-14 14:13:05 +0100 | [diff] [blame] | 46 | |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 47 | /* |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 48 | * Enable coherency in interconnect for the primary CPU's cluster. |
Sandrine Bailleux | da797f6 | 2015-05-14 14:13:05 +0100 | [diff] [blame] | 49 | * Earlier bootloader stages might already do this (e.g. Trusted |
| 50 | * Firmware's BL1 does it) but we can't assume so. There is no harm in |
| 51 | * executing this code twice anyway. |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 52 | * FVP PSCI code will enable coherency for other clusters. |
| 53 | */ |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 54 | fvp_interconnect_enable(); |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 55 | |
Alexei Fedorov | 7131d83 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 56 | /* Initialize System level generic or SP804 timer */ |
| 57 | fvp_timer_init(); |
| 58 | |
Alexei Fedorov | 6b4a5f0 | 2019-04-26 12:07:07 +0100 | [diff] [blame] | 59 | /* On FVP RevC, initialize SMMUv3 */ |
Antonio Nino Diaz | e0b757d | 2018-08-24 16:30:29 +0100 | [diff] [blame] | 60 | if ((arm_config.flags & ARM_CONFIG_FVP_HAS_SMMUV3) != 0U) |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 61 | smmuv3_init(PLAT_FVP_SMMUV3_BASE); |
Madhukar Pappireddy | ae9677b | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 62 | } |
| 63 | |
| 64 | void __init bl31_plat_arch_setup(void) |
| 65 | { |
| 66 | arm_bl31_plat_arch_setup(); |
| 67 | |
| 68 | /* |
| 69 | * For RESET_TO_BL31 systems, BL31 is the first bootloader to run. |
| 70 | * So there is no BL2 to load the HW_CONFIG dtb into memory before |
| 71 | * control is passed to BL31. |
| 72 | */ |
| 73 | #if !RESET_TO_BL31 && !BL2_AT_EL3 |
Manish V Badarkhe | 8717e03 | 2020-05-30 17:40:44 +0100 | [diff] [blame] | 74 | /* HW_CONFIG was also loaded by BL2 */ |
| 75 | const struct dyn_cfg_dtb_info_t *hw_config_info; |
| 76 | |
| 77 | hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID); |
| 78 | assert(hw_config_info != NULL); |
Madhukar Pappireddy | ae9677b | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 79 | |
Manish V Badarkhe | 8717e03 | 2020-05-30 17:40:44 +0100 | [diff] [blame] | 80 | fconf_populate("HW_CONFIG", hw_config_info->config_addr); |
Madhukar Pappireddy | ae9677b | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 81 | #endif |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 82 | } |
laurenw-arm | 9656a30 | 2020-06-10 16:33:18 -0500 | [diff] [blame] | 83 | |
| 84 | unsigned int plat_get_syscnt_freq2(void) |
| 85 | { |
| 86 | unsigned int counter_base_frequency; |
| 87 | |
| 88 | #if !RESET_TO_BL31 && !BL2_AT_EL3 |
| 89 | /* Get the frequency through FCONF API for HW_CONFIG */ |
| 90 | counter_base_frequency = FCONF_GET_PROPERTY(hw_config, cpu_timer, clock_freq); |
| 91 | if (counter_base_frequency > 0U) { |
| 92 | return counter_base_frequency; |
| 93 | } |
| 94 | #endif |
| 95 | |
| 96 | /* Read the frequency from Frequency modes table */ |
| 97 | counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF); |
| 98 | |
| 99 | /* The first entry of the frequency modes table must not be 0 */ |
| 100 | if (counter_base_frequency == 0U) { |
| 101 | panic(); |
| 102 | } |
| 103 | |
| 104 | return counter_base_frequency; |
| 105 | } |