blob: a94879624ff37f969f445353503931262e62c7f8 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <common/debug.h>
10#include <drivers/arm/cci.h>
11#include <drivers/arm/ccn.h>
12#include <drivers/arm/gicv2.h>
Alexei Fedorov7131d832019-08-16 14:15:59 +010013#include <drivers/arm/sp804_delay_timer.h>
14#include <drivers/generic_delay_timer.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/mmio.h>
16#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000017#include <plat/arm/common/arm_config.h>
18#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <plat/common/platform.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000020#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <services/secure_partition.h>
22
Roberto Vargas2ca18d92018-02-12 12:36:17 +000023#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010024
Achin Gupta1fa7eb62015-11-03 14:18:34 +000025/* Defines for GIC Driver build time selection */
26#define FVP_GICV2 1
27#define FVP_GICV3 2
Achin Gupta1fa7eb62015-11-03 14:18:34 +000028
Achin Gupta4f6ad662013-10-25 09:08:21 +010029/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000030 * arm_config holds the characteristics of the differences between the three FVP
31 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000032 * at each boot stage by the primary before enabling the MMU (to allow
33 * interconnect configuration) & used thereafter. Each BL will have its own copy
34 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010035 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000036arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010037
38#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
39 DEVICE0_SIZE, \
40 MT_DEVICE | MT_RW | MT_SECURE)
41
42#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
43 DEVICE1_SIZE, \
44 MT_DEVICE | MT_RW | MT_SECURE)
45
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010046/*
47 * Need to be mapped with write permissions in order to set a new non-volatile
48 * counter value.
49 */
Juan Castillo31a68f02015-04-14 12:49:03 +010050#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
51 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010052 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010053
Jon Medhurstb1eb0932014-02-26 16:27:53 +000054/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010055 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas344ff022018-10-19 16:44:18 +010056 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
57 * of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010058 *
59 * The flash needs to be mapped as writable in order to erase the FIP's Table of
60 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000061 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090062#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000063const mmap_region_t plat_arm_mmap[] = {
64 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010065 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000066 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010067 MAP_DEVICE0,
68 MAP_DEVICE1,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010069#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010070 /* To access the Root of Trust Public Key registers. */
71 MAP_DEVICE2,
72 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010073 ARM_MAP_NS_DRAM1,
74#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010075 {0}
76};
77#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090078#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000079const mmap_region_t plat_arm_mmap[] = {
80 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010081 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000082 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010083 MAP_DEVICE0,
84 MAP_DEVICE1,
Dan Handley2b6b5742015-03-19 19:17:53 +000085 ARM_MAP_NS_DRAM1,
Julius Werner8e0ef0f2019-07-09 14:02:43 -070086#ifdef __aarch64__
Roberto Vargasf8fda102017-08-08 11:27:20 +010087 ARM_MAP_DRAM2,
88#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010089#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +000090 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010091#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010092#if TRUSTED_BOARD_BOOT
93 /* To access the Root of Trust Public Key registers. */
94 MAP_DEVICE2,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +010095#if !BL2_AT_EL3
John Tsichritzisc34341a2018-07-30 13:41:52 +010096 ARM_MAP_BL1_RW,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +010097#endif
John Tsichritzisc34341a2018-07-30 13:41:52 +010098#endif /* TRUSTED_BOARD_BOOT */
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +000099#if ENABLE_SPM && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000100 ARM_SP_IMAGE_MMAP,
101#endif
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +0000102#if ENABLE_SPM && !SPM_MM
Antonio Nino Diaz840627f2018-11-27 08:36:02 +0000103 PLAT_MAP_SP_PACKAGE_MEM_RW,
104#endif
David Wang0ba499f2016-03-07 11:02:57 +0800105#if ARM_BL31_IN_DRAM
106 ARM_MAP_BL31_SEC_DRAM,
107#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200108#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100109 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200110 ARM_OPTEE_PAGEABLE_LOAD_MEM,
111#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100112 {0}
113};
114#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900115#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100116const mmap_region_t plat_arm_mmap[] = {
117 MAP_DEVICE0,
118 V2M_MAP_IOFPGA,
119 {0}
120};
121#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900122#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000123const mmap_region_t plat_arm_mmap[] = {
124 ARM_MAP_SHARED_RAM,
Soby Mathew9ca28062017-10-11 16:08:58 +0100125 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000126 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100127 MAP_DEVICE0,
128 MAP_DEVICE1,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100129 ARM_V2M_MAP_MEM_PROTECT,
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +0000130#if ENABLE_SPM && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000131 ARM_SPM_BUF_EL3_MMAP,
132#endif
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +0000133#if ENABLE_SPM && !SPM_MM
Antonio Nino Diaz840627f2018-11-27 08:36:02 +0000134 PLAT_MAP_SP_PACKAGE_MEM_RO,
135#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000136 {0}
137};
138
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +0000139#if ENABLE_SPM && defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000140const mmap_region_t plat_arm_secure_partition_mmap[] = {
141 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100142 MAP_REGION_FLAT(DEVICE0_BASE, \
143 DEVICE0_SIZE, \
144 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000145 ARM_SP_IMAGE_MMAP,
146 ARM_SP_IMAGE_NS_BUF_MMAP,
147 ARM_SP_IMAGE_RW_MMAP,
148 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100149 {0}
150};
151#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000152#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900153#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000154const mmap_region_t plat_arm_mmap[] = {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700155#ifndef __aarch64__
Soby Mathew0d268dc2016-07-11 14:13:56 +0100156 ARM_MAP_SHARED_RAM,
Joel Hutton10503cc2018-03-15 11:33:44 +0000157 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew0d268dc2016-07-11 14:13:56 +0100158#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000159 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100160 MAP_DEVICE0,
161 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000162 {0}
163};
Soby Mathewb08bc042014-09-03 17:48:44 +0100164#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000165
Dan Handley2b6b5742015-03-19 19:17:53 +0000166ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000167
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100168#if FVP_INTERCONNECT_DRIVER != FVP_CCN
169static const int fvp_cci400_map[] = {
170 PLAT_FVP_CCI400_CLUS0_SL_PORT,
171 PLAT_FVP_CCI400_CLUS1_SL_PORT,
172};
173
174static const int fvp_cci5xx_map[] = {
175 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
176 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
177};
178
179static unsigned int get_interconnect_master(void)
180{
181 unsigned int master;
182 u_register_t mpidr;
183
184 mpidr = read_mpidr_el1();
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000185 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100186 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
187
188 assert(master < FVP_CLUSTER_COUNT);
189 return master;
190}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000191#endif
192
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +0000193#if ENABLE_SPM && defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000194/*
195 * Boot information passed to a secure partition during initialisation. Linear
196 * indices in MP information will be filled at runtime.
197 */
198static secure_partition_mp_info_t sp_mp_info[] = {
199 [0] = {0x80000000, 0},
200 [1] = {0x80000001, 0},
201 [2] = {0x80000002, 0},
202 [3] = {0x80000003, 0},
203 [4] = {0x80000100, 0},
204 [5] = {0x80000101, 0},
205 [6] = {0x80000102, 0},
206 [7] = {0x80000103, 0},
207};
208
209const secure_partition_boot_info_t plat_arm_secure_partition_boot_info = {
210 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
211 .h.version = VERSION_1,
212 .h.size = sizeof(secure_partition_boot_info_t),
213 .h.attr = 0,
214 .sp_mem_base = ARM_SP_IMAGE_BASE,
215 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
216 .sp_image_base = ARM_SP_IMAGE_BASE,
217 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
218 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100219 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000220 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
221 .sp_image_size = ARM_SP_IMAGE_SIZE,
222 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
223 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100224 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000225 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
226 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
227 .num_cpus = PLATFORM_CORE_COUNT,
228 .mp_info = &sp_mp_info[0],
229};
230
231const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
232{
233 return plat_arm_secure_partition_mmap;
234}
235
236const struct secure_partition_boot_info *plat_get_secure_partition_boot_info(
237 void *cookie)
238{
239 return &plat_arm_secure_partition_boot_info;
240}
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100241#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100242
Achin Gupta4f6ad662013-10-25 09:08:21 +0100243/*******************************************************************************
244 * A single boot loader stack is expected to work on both the Foundation FVP
245 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
246 * SYS_ID register provides a mechanism for detecting the differences between
247 * these platforms. This information is stored in a per-BL array to allow the
248 * code to take the correct path.Per BL platform configuration.
249 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100250void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100251{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100252 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100253
Dan Handley2b6b5742015-03-19 19:17:53 +0000254 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
255 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
256 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
257 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
258 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100259
Andrew Thoelke960347d2014-06-26 14:27:26 +0100260 if (arch != ARCH_MODEL) {
261 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000262 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100263 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100264
265 /*
266 * The build field in the SYS_ID tells which variant of the GIC
267 * memory is implemented by the model.
268 */
269 switch (bld) {
270 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000271 ERROR("Legacy Versatile Express memory map for GIC peripheral"
272 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000273 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100274 break;
275 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100276 break;
277 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100278 ERROR("Unsupported board build %x\n", bld);
279 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100280 }
281
282 /*
283 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
284 * for the Foundation FVP.
285 */
286 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000287 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000288 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100289
290 /*
291 * Check for supported revisions of Foundation FVP
292 * Allow future revisions to run but emit warning diagnostic
293 */
294 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000295 case REV_FOUNDATION_FVP_V2_0:
296 case REV_FOUNDATION_FVP_V2_1:
297 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100298 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100299 break;
300 default:
301 WARN("Unrecognized Foundation FVP revision %x\n", rev);
302 break;
303 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100304 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000305 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100306 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100307
308 /*
309 * Check for supported revisions
310 * Allow future revisions to run but emit warning diagnostic
311 */
312 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000313 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100314 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
315 break;
316 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100317 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100318 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100319 break;
320 default:
321 WARN("Unrecognized Base FVP revision %x\n", rev);
322 break;
323 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100324 break;
325 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100326 ERROR("Unsupported board HBI number 0x%x\n", hbi);
327 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100328 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100329
330 /*
331 * We assume that the presence of MT bit, and therefore shifted
332 * affinities, is uniform across the platform: either all CPUs, or no
333 * CPUs implement it.
334 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000335 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100336 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100337}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100338
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000339
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100340void __init fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100341{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000342#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100343 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000344 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100345 panic();
346 }
347
348 plat_arm_interconnect_init();
349#else
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000350 uintptr_t cci_base = 0U;
351 const int *cci_map = NULL;
352 unsigned int map_size = 0U;
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100353
354 /* Initialize the right interconnect */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000355 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100356 cci_base = PLAT_FVP_CCI5XX_BASE;
357 cci_map = fvp_cci5xx_map;
358 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000359 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100360 cci_base = PLAT_FVP_CCI400_BASE;
361 cci_map = fvp_cci400_map;
362 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000363 } else {
364 return;
Soby Mathew7356b1e2016-03-24 10:12:42 +0000365 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100366
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000367 assert(cci_base != 0U);
368 assert(cci_map != NULL);
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100369 cci_init(cci_base, cci_map, map_size);
370#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100371}
372
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000373void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100374{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100375#if FVP_INTERCONNECT_DRIVER == FVP_CCN
376 plat_arm_interconnect_enter_coherency();
377#else
378 unsigned int master;
379
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000380 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
381 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100382 master = get_interconnect_master();
383 cci_enable_snoop_dvm_reqs(master);
384 }
385#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000386}
387
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000388void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000389{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100390#if FVP_INTERCONNECT_DRIVER == FVP_CCN
391 plat_arm_interconnect_exit_coherency();
392#else
393 unsigned int master;
394
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000395 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
396 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100397 master = get_interconnect_master();
398 cci_disable_snoop_dvm_reqs(master);
399 }
400#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100401}
John Tsichritzisc34341a2018-07-30 13:41:52 +0100402
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100403#if TRUSTED_BOARD_BOOT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100404int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
405{
406 assert(heap_addr != NULL);
407 assert(heap_size != NULL);
408
409 return arm_get_mbedtls_heap(heap_addr, heap_size);
410}
411#endif
Alexei Fedorov7131d832019-08-16 14:15:59 +0100412
413void fvp_timer_init(void)
414{
415#if FVP_USE_SP804_TIMER
416 /* Enable the clock override for SP804 timer 0, which means that no
417 * clock dividers are applied and the raw (35MHz) clock will be used.
418 */
419 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
420
421 /* Initialize delay timer driver using SP804 dual timer 0 */
422 sp804_timer_init(V2M_SP804_TIMER0_BASE,
423 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
424#else
425 generic_delay_timer_init();
426
427 /* Enable System level generic timer */
428 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
429 CNTCR_FCREQ(0U) | CNTCR_EN);
430#endif /* FVP_USE_SP804_TIMER */
431}