blob: 51f5b7b34be929c607db875cad4b6818f2a0b57e [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <platform_def.h>
8
Achin Gupta4f6ad662013-10-25 09:08:21 +01009#include <arch.h>
Dan Handley714a0d22014-04-09 13:13:04 +010010#include <asm_macros.S>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <bl31/ea_handle.h>
12#include <bl31/interrupt_mgmt.h>
13#include <common/runtime_svc.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010014#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/el3_runtime/cpu_data.h>
16#include <lib/smccc.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010017
18 .globl runtime_exceptions
Achin Gupta4f6ad662013-10-25 09:08:21 +010019
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000020 .globl sync_exception_sp_el0
21 .globl irq_sp_el0
22 .globl fiq_sp_el0
23 .globl serror_sp_el0
24
25 .globl sync_exception_sp_elx
26 .globl irq_sp_elx
27 .globl fiq_sp_elx
28 .globl serror_sp_elx
29
30 .globl sync_exception_aarch64
31 .globl irq_aarch64
32 .globl fiq_aarch64
33 .globl serror_aarch64
34
35 .globl sync_exception_aarch32
36 .globl irq_aarch32
37 .globl fiq_aarch32
38 .globl serror_aarch32
39
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +000040 /*
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010041 * Macro that prepares entry to EL3 upon taking an exception.
42 *
43 * With RAS_EXTENSION, this macro synchronizes pending errors with an ESB
44 * instruction. When an error is thus synchronized, the handling is
45 * delegated to platform EA handler.
46 *
47 * Without RAS_EXTENSION, this macro just saves x30, and unmasks
48 * Asynchronous External Aborts.
49 */
50 .macro check_and_unmask_ea
51#if RAS_EXTENSION
52 /* Synchronize pending External Aborts */
53 esb
54
55 /* Unmask the SError interrupt */
56 msr daifclr, #DAIF_ABT_BIT
57
58 /*
59 * Explicitly save x30 so as to free up a register and to enable
60 * branching
61 */
62 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
63
64 /* Check for SErrors synchronized by the ESB instruction */
65 mrs x30, DISR_EL1
66 tbz x30, #DISR_A_BIT, 1f
67
Alexei Fedorov503bbf32019-08-13 15:17:53 +010068 /*
Alexei Fedorovf41355c2019-09-13 14:11:59 +010069 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
70 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
71 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
Alexei Fedorov503bbf32019-08-13 15:17:53 +010072 */
Alexei Fedorovf41355c2019-09-13 14:11:59 +010073 bl save_gp_pmcr_pauth_regs
Alexei Fedorov503bbf32019-08-13 15:17:53 +010074
Jeenu Viswambharane86a2472018-07-05 15:24:45 +010075 bl handle_lower_el_ea_esb
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010076
Alexei Fedorovf41355c2019-09-13 14:11:59 +010077 /* Restore general purpose, PMCR_EL0 and ARMv8.3-PAuth registers */
78 bl restore_gp_pmcr_pauth_regs
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100791:
80#else
81 /* Unmask the SError interrupt */
82 msr daifclr, #DAIF_ABT_BIT
83
84 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
85#endif
86 .endm
87
Douglas Raillard0980eed2016-11-09 17:48:27 +000088 /* ---------------------------------------------------------------------
89 * This macro handles Synchronous exceptions.
90 * Only SMC exceptions are supported.
91 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +010092 */
93 .macro handle_sync_exception
dp-arm3cac7862016-09-19 11:18:44 +010094#if ENABLE_RUNTIME_INSTRUMENTATION
dp-arm3cac7862016-09-19 11:18:44 +010095 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +000096 * Read the timestamp value and store it in per-cpu data. The value
97 * will be extracted from per-cpu data by the C level SMC handler and
98 * saved to the PMF timestamp region.
dp-arm3cac7862016-09-19 11:18:44 +010099 */
100 mrs x30, cntpct_el0
101 str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
102 mrs x29, tpidr_el3
103 str x30, [x29, #CPU_DATA_PMF_TS0_OFFSET]
104 ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
105#endif
106
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100107 mrs x30, esr_el3
108 ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
109
Douglas Raillard0980eed2016-11-09 17:48:27 +0000110 /* Handle SMC exceptions separately from other synchronous exceptions */
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100111 cmp x30, #EC_AARCH32_SMC
112 b.eq smc_handler32
113
114 cmp x30, #EC_AARCH64_SMC
115 b.eq smc_handler64
116
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100117 /* Synchronous exceptions other than the above are assumed to be EA */
Julius Werner67ebde72017-07-27 14:59:34 -0700118 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100119 b enter_lower_el_sync_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100120 .endm
121
122
Douglas Raillard0980eed2016-11-09 17:48:27 +0000123 /* ---------------------------------------------------------------------
124 * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS
125 * interrupts.
126 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100127 */
128 .macro handle_interrupt_exception label
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000129
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100130 /*
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100131 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
132 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
133 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100134 */
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100135 bl save_gp_pmcr_pauth_regs
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100136
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000137#if ENABLE_PAUTH
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100138 /* Load and program APIAKey firmware key */
139 bl pauth_load_bl31_apiakey
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000140#endif
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000141
Douglas Raillard0980eed2016-11-09 17:48:27 +0000142 /* Save the EL3 system registers needed to return from this exception */
Achin Gupta979992e2015-05-13 17:57:18 +0100143 mrs x0, spsr_el3
144 mrs x1, elr_el3
145 stp x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
146
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100147 /* Switch to the runtime stack i.e. SP_EL0 */
148 ldr x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
149 mov x20, sp
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100150 msr spsel, #MODE_SP_EL0
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100151 mov sp, x2
152
153 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000154 * Find out whether this is a valid interrupt type.
155 * If the interrupt controller reports a spurious interrupt then return
156 * to where we came from.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100157 */
Dan Handley701fea72014-05-27 16:17:21 +0100158 bl plat_ic_get_pending_interrupt_type
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100159 cmp x0, #INTR_TYPE_INVAL
160 b.eq interrupt_exit_\label
161
162 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000163 * Get the registered handler for this interrupt type.
164 * A NULL return value could be 'cause of the following conditions:
Achin Gupta979992e2015-05-13 17:57:18 +0100165 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000166 * a. An interrupt of a type was routed correctly but a handler for its
167 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100168 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000169 * b. An interrupt of a type was not routed correctly so a handler for
170 * its type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100171 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000172 * c. An interrupt of a type was routed correctly to EL3, but was
173 * deasserted before its pending state could be read. Another
174 * interrupt of a different type pended at the same time and its
175 * type was reported as pending instead. However, a handler for this
176 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100177 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000178 * a. and b. can only happen due to a programming error. The
179 * occurrence of c. could be beyond the control of Trusted Firmware.
180 * It makes sense to return from this exception instead of reporting an
181 * error.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100182 */
183 bl get_interrupt_type_handler
Achin Gupta979992e2015-05-13 17:57:18 +0100184 cbz x0, interrupt_exit_\label
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100185 mov x21, x0
186
187 mov x0, #INTR_ID_UNAVAILABLE
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100188
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100189 /* Set the current security state in the 'flags' parameter */
190 mrs x2, scr_el3
191 ubfx x1, x2, #0, #1
192
193 /* Restore the reference to the 'handle' i.e. SP_EL3 */
194 mov x2, x20
195
Douglas Raillard0980eed2016-11-09 17:48:27 +0000196 /* x3 will point to a cookie (not used now) */
Soby Mathew799f0ab2014-05-27 16:54:31 +0100197 mov x3, xzr
198
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100199 /* Call the interrupt type handler */
200 blr x21
201
202interrupt_exit_\label:
203 /* Return from exception, possibly in a different security state */
204 b el3_exit
205
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100206 .endm
207
208
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100209vector_base runtime_exceptions
210
Douglas Raillard0980eed2016-11-09 17:48:27 +0000211 /* ---------------------------------------------------------------------
212 * Current EL with SP_EL0 : 0x0 - 0x200
213 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100214 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100215vector_entry sync_exception_sp_el0
Justin Chadwell83e04882019-08-20 11:01:52 +0100216#ifdef MONITOR_TRAPS
217 stp x29, x30, [sp, #-16]!
218
219 mrs x30, esr_el3
220 ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
221
222 /* Check for BRK */
223 cmp x30, #EC_BRK
224 b.eq brk_handler
225
226 ldp x29, x30, [sp], #16
227#endif /* MONITOR_TRAPS */
228
Douglas Raillard0980eed2016-11-09 17:48:27 +0000229 /* We don't expect any synchronous exceptions from EL3 */
Julius Werner67ebde72017-07-27 14:59:34 -0700230 b report_unhandled_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100231end_vector_entry sync_exception_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100232
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100233vector_entry irq_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000234 /*
235 * EL3 code is non-reentrant. Any asynchronous exception is a serious
236 * error. Loop infinitely.
237 */
Julius Werner67ebde72017-07-27 14:59:34 -0700238 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100239end_vector_entry irq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100240
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100241
242vector_entry fiq_sp_el0
Julius Werner67ebde72017-07-27 14:59:34 -0700243 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100244end_vector_entry fiq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100245
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100246
247vector_entry serror_sp_el0
Jeenu Viswambharan911fcc92018-07-06 16:50:06 +0100248 no_ret plat_handle_el3_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100249end_vector_entry serror_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100250
Douglas Raillard0980eed2016-11-09 17:48:27 +0000251 /* ---------------------------------------------------------------------
252 * Current EL with SP_ELx: 0x200 - 0x400
253 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100254 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100255vector_entry sync_exception_sp_elx
Douglas Raillard0980eed2016-11-09 17:48:27 +0000256 /*
257 * This exception will trigger if anything went wrong during a previous
258 * exception entry or exit or while handling an earlier unexpected
259 * synchronous exception. There is a high probability that SP_EL3 is
260 * corrupted.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000261 */
Julius Werner67ebde72017-07-27 14:59:34 -0700262 b report_unhandled_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100263end_vector_entry sync_exception_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100264
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100265vector_entry irq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700266 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100267end_vector_entry irq_sp_elx
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000268
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100269vector_entry fiq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700270 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100271end_vector_entry fiq_sp_elx
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000272
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100273vector_entry serror_sp_elx
Jeenu Viswambharan911fcc92018-07-06 16:50:06 +0100274 no_ret plat_handle_el3_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100275end_vector_entry serror_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100276
Douglas Raillard0980eed2016-11-09 17:48:27 +0000277 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100278 * Lower EL using AArch64 : 0x400 - 0x600
Douglas Raillard0980eed2016-11-09 17:48:27 +0000279 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100280 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100281vector_entry sync_exception_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000282 /*
283 * This exception vector will be the entry point for SMCs and traps
284 * that are unhandled at lower ELs most commonly. SP_EL3 should point
285 * to a valid cpu context where the general purpose and system register
286 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000287 */
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100288 check_and_unmask_ea
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000289 handle_sync_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100290end_vector_entry sync_exception_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100291
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100292vector_entry irq_aarch64
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100293 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100294 handle_interrupt_exception irq_aarch64
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100295end_vector_entry irq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100296
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100297vector_entry fiq_aarch64
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100298 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100299 handle_interrupt_exception fiq_aarch64
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100300end_vector_entry fiq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100301
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100302vector_entry serror_aarch64
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000303 msr daifclr, #DAIF_ABT_BIT
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100304 b enter_lower_el_async_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100305end_vector_entry serror_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100306
Douglas Raillard0980eed2016-11-09 17:48:27 +0000307 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100308 * Lower EL using AArch32 : 0x600 - 0x800
Douglas Raillard0980eed2016-11-09 17:48:27 +0000309 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100310 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100311vector_entry sync_exception_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000312 /*
313 * This exception vector will be the entry point for SMCs and traps
314 * that are unhandled at lower ELs most commonly. SP_EL3 should point
315 * to a valid cpu context where the general purpose and system register
316 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000317 */
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100318 check_and_unmask_ea
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000319 handle_sync_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100320end_vector_entry sync_exception_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100321
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100322vector_entry irq_aarch32
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100323 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100324 handle_interrupt_exception irq_aarch32
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100325end_vector_entry irq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100326
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100327vector_entry fiq_aarch32
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100328 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100329 handle_interrupt_exception fiq_aarch32
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100330end_vector_entry fiq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100331
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100332vector_entry serror_aarch32
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000333 msr daifclr, #DAIF_ABT_BIT
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100334 b enter_lower_el_async_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100335end_vector_entry serror_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000336
Justin Chadwell83e04882019-08-20 11:01:52 +0100337#ifdef MONITOR_TRAPS
338 .section .rodata.brk_string, "aS"
339brk_location:
340 .asciz "Error at instruction 0x"
341brk_message:
342 .asciz "Unexpected BRK instruction with value 0x"
343#endif /* MONITOR_TRAPS */
344
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100345 /* ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000346 * The following code handles secure monitor calls.
Douglas Raillard0980eed2016-11-09 17:48:27 +0000347 * Depending upon the execution state from where the SMC has been
348 * invoked, it frees some general purpose registers to perform the
349 * remaining tasks. They involve finding the runtime service handler
350 * that is the target of the SMC & switching to runtime stacks (SP_EL0)
351 * before calling the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000352 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000353 * Note that x30 has been explicitly saved and can be used here
354 * ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000355 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000356func smc_handler
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000357smc_handler32:
358 /* Check whether aarch32 issued an SMC64 */
359 tbnz x0, #FUNCID_CC_SHIFT, smc_prohibited
360
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000361smc_handler64:
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000362 /* NOTE: The code below must preserve x0-x4 */
363
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100364 /*
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100365 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
366 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
367 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100368 */
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100369 bl save_gp_pmcr_pauth_regs
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100370
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000371#if ENABLE_PAUTH
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100372 /* Load and program APIAKey firmware key */
373 bl pauth_load_bl31_apiakey
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000374#endif
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000375
Douglas Raillard0980eed2016-11-09 17:48:27 +0000376 /*
377 * Populate the parameters for the SMC handler.
378 * We already have x0-x4 in place. x5 will point to a cookie (not used
379 * now). x6 will point to the context structure (SP_EL3) and x7 will
Dimitris Papastamos04159512018-01-22 11:53:04 +0000380 * contain flags we need to pass to the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000381 */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000382 mov x5, xzr
383 mov x6, sp
384
Douglas Raillard0980eed2016-11-09 17:48:27 +0000385 /*
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100386 * Restore the saved C runtime stack value which will become the new
387 * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context'
388 * structure prior to the last ERET from EL3.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000389 */
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100390 ldr x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
391
392 /* Switch to SP_EL0 */
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100393 msr spsel, #MODE_SP_EL0
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000394
Douglas Raillard0980eed2016-11-09 17:48:27 +0000395 /*
396 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there is a world
397 * switch during SMC handling.
398 * TODO: Revisit if all system registers can be saved later.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000399 */
400 mrs x16, spsr_el3
401 mrs x17, elr_el3
402 mrs x18, scr_el3
403 stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
Achin Guptae1aa5162014-06-26 09:58:52 +0100404 str x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000405
406 /* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
407 bfi x7, x18, #0, #1
408
409 mov sp, x12
410
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500411 /* Get the unique owning entity number */
412 ubfx x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
413 ubfx x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
414 orr x16, x16, x15, lsl #FUNCID_OEN_WIDTH
415
416 /* Load descriptor index from array of indices */
417 adr x14, rt_svc_descs_indices
418 ldrb w15, [x14, x16]
419
420 /* Any index greater than 127 is invalid. Check bit 7. */
421 tbnz w15, 7, smc_unknown
422
Douglas Raillard0980eed2016-11-09 17:48:27 +0000423 /*
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500424 * Get the descriptor using the index
425 * x11 = (base + off), w15 = index
426 *
427 * handler = (base + off) + (index << log2(size))
428 */
429 adr x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
430 lsl w10, w15, #RT_SVC_SIZE_LOG2
431 ldr x15, [x11, w10, uxtw]
432
433 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000434 * Call the Secure Monitor Call handler and then drop directly into
435 * el3_exit() which will program any remaining architectural state
436 * prior to issuing the ERET to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000437 */
438#if DEBUG
439 cbz x15, rt_svc_fw_critical_error
440#endif
441 blr x15
442
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100443 b el3_exit
Achin Gupta4f6ad662013-10-25 09:08:21 +0100444
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000445smc_unknown:
446 /*
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500447 * Unknown SMC call. Populate return value with SMC_UNK and call
448 * el3_exit() which will restore the remaining architectural state
449 * i.e., SYS, GP and PAuth registers(if any) prior to issuing the ERET
450 * to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000451 */
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000452 mov x0, #SMC_UNK
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500453 str x0, [x6, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
454 b el3_exit
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000455
456smc_prohibited:
Soby Mathew6c5192a2014-04-30 15:36:37 +0100457 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000458 mov x0, #SMC_UNK
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000459 eret
460
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100461#if DEBUG
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000462rt_svc_fw_critical_error:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000463 /* Switch to SP_ELx */
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100464 msr spsel, #MODE_SP_ELX
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000465 no_ret report_unhandled_exception
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100466#endif
Kévin Petita877c252015-03-24 14:03:57 +0000467endfunc smc_handler
Justin Chadwell83e04882019-08-20 11:01:52 +0100468
469 /* ---------------------------------------------------------------------
470 * The following code handles exceptions caused by BRK instructions.
471 * Following a BRK instruction, the only real valid cause of action is
472 * to print some information and panic, as the code that caused it is
473 * likely in an inconsistent internal state.
474 *
475 * This is initially intended to be used in conjunction with
476 * __builtin_trap.
477 * ---------------------------------------------------------------------
478 */
479#ifdef MONITOR_TRAPS
480func brk_handler
481 /* Extract the ISS */
482 mrs x10, esr_el3
483 ubfx x10, x10, #ESR_ISS_SHIFT, #ESR_ISS_LENGTH
484
485 /* Ensure the console is initialized */
486 bl plat_crash_console_init
487
488 adr x4, brk_location
489 bl asm_print_str
490 mrs x4, elr_el3
491 bl asm_print_hex
492 bl asm_print_newline
493
494 adr x4, brk_message
495 bl asm_print_str
496 mov x4, x10
497 mov x5, #28
498 bl asm_print_hex_bits
499 bl asm_print_newline
500
501 no_ret plat_panic_handler
502endfunc brk_handler
503#endif /* MONITOR_TRAPS */