blob: cea7a8a1e88144166458ab4f7593c7130231d064 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <platform_def.h>
8
Achin Gupta4f6ad662013-10-25 09:08:21 +01009#include <arch.h>
Dan Handley714a0d22014-04-09 13:13:04 +010010#include <asm_macros.S>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <bl31/ea_handle.h>
12#include <bl31/interrupt_mgmt.h>
13#include <common/runtime_svc.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010014#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/el3_runtime/cpu_data.h>
16#include <lib/smccc.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010017
18 .globl runtime_exceptions
Achin Gupta4f6ad662013-10-25 09:08:21 +010019
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000020 .globl sync_exception_sp_el0
21 .globl irq_sp_el0
22 .globl fiq_sp_el0
23 .globl serror_sp_el0
24
25 .globl sync_exception_sp_elx
26 .globl irq_sp_elx
27 .globl fiq_sp_elx
28 .globl serror_sp_elx
29
30 .globl sync_exception_aarch64
31 .globl irq_aarch64
32 .globl fiq_aarch64
33 .globl serror_aarch64
34
35 .globl sync_exception_aarch32
36 .globl irq_aarch32
37 .globl fiq_aarch32
38 .globl serror_aarch32
39
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +000040 /*
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010041 * Macro that prepares entry to EL3 upon taking an exception.
42 *
43 * With RAS_EXTENSION, this macro synchronizes pending errors with an ESB
44 * instruction. When an error is thus synchronized, the handling is
45 * delegated to platform EA handler.
46 *
47 * Without RAS_EXTENSION, this macro just saves x30, and unmasks
48 * Asynchronous External Aborts.
49 */
50 .macro check_and_unmask_ea
51#if RAS_EXTENSION
52 /* Synchronize pending External Aborts */
53 esb
54
55 /* Unmask the SError interrupt */
56 msr daifclr, #DAIF_ABT_BIT
57
58 /*
59 * Explicitly save x30 so as to free up a register and to enable
60 * branching
61 */
62 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
63
64 /* Check for SErrors synchronized by the ESB instruction */
65 mrs x30, DISR_EL1
66 tbz x30, #DISR_A_BIT, 1f
67
68 /* Save GP registers and restore them afterwards */
69 bl save_gp_registers
Jeenu Viswambharane86a2472018-07-05 15:24:45 +010070 bl handle_lower_el_ea_esb
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010071 bl restore_gp_registers
72
731:
74#else
75 /* Unmask the SError interrupt */
76 msr daifclr, #DAIF_ABT_BIT
77
78 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
79#endif
80 .endm
81
Douglas Raillard0980eed2016-11-09 17:48:27 +000082 /* ---------------------------------------------------------------------
83 * This macro handles Synchronous exceptions.
84 * Only SMC exceptions are supported.
85 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +010086 */
87 .macro handle_sync_exception
dp-arm3cac7862016-09-19 11:18:44 +010088#if ENABLE_RUNTIME_INSTRUMENTATION
dp-arm3cac7862016-09-19 11:18:44 +010089 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +000090 * Read the timestamp value and store it in per-cpu data. The value
91 * will be extracted from per-cpu data by the C level SMC handler and
92 * saved to the PMF timestamp region.
dp-arm3cac7862016-09-19 11:18:44 +010093 */
94 mrs x30, cntpct_el0
95 str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
96 mrs x29, tpidr_el3
97 str x30, [x29, #CPU_DATA_PMF_TS0_OFFSET]
98 ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
99#endif
100
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100101 mrs x30, esr_el3
102 ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
103
Douglas Raillard0980eed2016-11-09 17:48:27 +0000104 /* Handle SMC exceptions separately from other synchronous exceptions */
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100105 cmp x30, #EC_AARCH32_SMC
106 b.eq smc_handler32
107
108 cmp x30, #EC_AARCH64_SMC
109 b.eq smc_handler64
110
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100111 /* Synchronous exceptions other than the above are assumed to be EA */
Julius Werner67ebde72017-07-27 14:59:34 -0700112 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100113 b enter_lower_el_sync_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100114 .endm
115
116
Douglas Raillard0980eed2016-11-09 17:48:27 +0000117 /* ---------------------------------------------------------------------
118 * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS
119 * interrupts.
120 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100121 */
122 .macro handle_interrupt_exception label
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000123
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100124 bl save_gp_registers
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000125
126#if CTX_INCLUDE_PAUTH_REGS
127 bl pauth_context_save
128#endif
129
Douglas Raillard0980eed2016-11-09 17:48:27 +0000130 /* Save the EL3 system registers needed to return from this exception */
Achin Gupta979992e2015-05-13 17:57:18 +0100131 mrs x0, spsr_el3
132 mrs x1, elr_el3
133 stp x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
134
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100135 /* Switch to the runtime stack i.e. SP_EL0 */
136 ldr x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
137 mov x20, sp
138 msr spsel, #0
139 mov sp, x2
140
141 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000142 * Find out whether this is a valid interrupt type.
143 * If the interrupt controller reports a spurious interrupt then return
144 * to where we came from.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100145 */
Dan Handley701fea72014-05-27 16:17:21 +0100146 bl plat_ic_get_pending_interrupt_type
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100147 cmp x0, #INTR_TYPE_INVAL
148 b.eq interrupt_exit_\label
149
150 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000151 * Get the registered handler for this interrupt type.
152 * A NULL return value could be 'cause of the following conditions:
Achin Gupta979992e2015-05-13 17:57:18 +0100153 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000154 * a. An interrupt of a type was routed correctly but a handler for its
155 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100156 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000157 * b. An interrupt of a type was not routed correctly so a handler for
158 * its type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100159 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000160 * c. An interrupt of a type was routed correctly to EL3, but was
161 * deasserted before its pending state could be read. Another
162 * interrupt of a different type pended at the same time and its
163 * type was reported as pending instead. However, a handler for this
164 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100165 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000166 * a. and b. can only happen due to a programming error. The
167 * occurrence of c. could be beyond the control of Trusted Firmware.
168 * It makes sense to return from this exception instead of reporting an
169 * error.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100170 */
171 bl get_interrupt_type_handler
Achin Gupta979992e2015-05-13 17:57:18 +0100172 cbz x0, interrupt_exit_\label
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100173 mov x21, x0
174
175 mov x0, #INTR_ID_UNAVAILABLE
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100176
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100177 /* Set the current security state in the 'flags' parameter */
178 mrs x2, scr_el3
179 ubfx x1, x2, #0, #1
180
181 /* Restore the reference to the 'handle' i.e. SP_EL3 */
182 mov x2, x20
183
Douglas Raillard0980eed2016-11-09 17:48:27 +0000184 /* x3 will point to a cookie (not used now) */
Soby Mathew799f0ab2014-05-27 16:54:31 +0100185 mov x3, xzr
186
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100187 /* Call the interrupt type handler */
188 blr x21
189
190interrupt_exit_\label:
191 /* Return from exception, possibly in a different security state */
192 b el3_exit
193
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100194 .endm
195
196
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100197vector_base runtime_exceptions
198
Douglas Raillard0980eed2016-11-09 17:48:27 +0000199 /* ---------------------------------------------------------------------
200 * Current EL with SP_EL0 : 0x0 - 0x200
201 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100202 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100203vector_entry sync_exception_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000204 /* We don't expect any synchronous exceptions from EL3 */
Julius Werner67ebde72017-07-27 14:59:34 -0700205 b report_unhandled_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100206end_vector_entry sync_exception_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100207
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100208vector_entry irq_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000209 /*
210 * EL3 code is non-reentrant. Any asynchronous exception is a serious
211 * error. Loop infinitely.
212 */
Julius Werner67ebde72017-07-27 14:59:34 -0700213 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100214end_vector_entry irq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100216
217vector_entry fiq_sp_el0
Julius Werner67ebde72017-07-27 14:59:34 -0700218 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100219end_vector_entry fiq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100220
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100221
222vector_entry serror_sp_el0
Jeenu Viswambharan911fcc92018-07-06 16:50:06 +0100223 no_ret plat_handle_el3_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100224end_vector_entry serror_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100225
Douglas Raillard0980eed2016-11-09 17:48:27 +0000226 /* ---------------------------------------------------------------------
227 * Current EL with SP_ELx: 0x200 - 0x400
228 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100229 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100230vector_entry sync_exception_sp_elx
Douglas Raillard0980eed2016-11-09 17:48:27 +0000231 /*
232 * This exception will trigger if anything went wrong during a previous
233 * exception entry or exit or while handling an earlier unexpected
234 * synchronous exception. There is a high probability that SP_EL3 is
235 * corrupted.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000236 */
Julius Werner67ebde72017-07-27 14:59:34 -0700237 b report_unhandled_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100238end_vector_entry sync_exception_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100239
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100240vector_entry irq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700241 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100242end_vector_entry irq_sp_elx
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000243
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100244vector_entry fiq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700245 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100246end_vector_entry fiq_sp_elx
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000247
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100248vector_entry serror_sp_elx
Jeenu Viswambharan911fcc92018-07-06 16:50:06 +0100249 no_ret plat_handle_el3_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100250end_vector_entry serror_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100251
Douglas Raillard0980eed2016-11-09 17:48:27 +0000252 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100253 * Lower EL using AArch64 : 0x400 - 0x600
Douglas Raillard0980eed2016-11-09 17:48:27 +0000254 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100255 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100256vector_entry sync_exception_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000257 /*
258 * This exception vector will be the entry point for SMCs and traps
259 * that are unhandled at lower ELs most commonly. SP_EL3 should point
260 * to a valid cpu context where the general purpose and system register
261 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000262 */
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100263 check_and_unmask_ea
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000264 handle_sync_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100265end_vector_entry sync_exception_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100266
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100267vector_entry irq_aarch64
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100268 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100269 handle_interrupt_exception irq_aarch64
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100270end_vector_entry irq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100271
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100272vector_entry fiq_aarch64
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100273 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100274 handle_interrupt_exception fiq_aarch64
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100275end_vector_entry fiq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100276
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100277vector_entry serror_aarch64
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000278 msr daifclr, #DAIF_ABT_BIT
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100279 b enter_lower_el_async_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100280end_vector_entry serror_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100281
Douglas Raillard0980eed2016-11-09 17:48:27 +0000282 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100283 * Lower EL using AArch32 : 0x600 - 0x800
Douglas Raillard0980eed2016-11-09 17:48:27 +0000284 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100285 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100286vector_entry sync_exception_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000287 /*
288 * This exception vector will be the entry point for SMCs and traps
289 * that are unhandled at lower ELs most commonly. SP_EL3 should point
290 * to a valid cpu context where the general purpose and system register
291 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000292 */
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100293 check_and_unmask_ea
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000294 handle_sync_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100295end_vector_entry sync_exception_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100296
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100297vector_entry irq_aarch32
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100298 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100299 handle_interrupt_exception irq_aarch32
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100300end_vector_entry irq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100301
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100302vector_entry fiq_aarch32
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100303 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100304 handle_interrupt_exception fiq_aarch32
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100305end_vector_entry fiq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100306
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100307vector_entry serror_aarch32
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000308 msr daifclr, #DAIF_ABT_BIT
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100309 b enter_lower_el_async_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100310end_vector_entry serror_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000311
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100312 /* ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000313 * The following code handles secure monitor calls.
Douglas Raillard0980eed2016-11-09 17:48:27 +0000314 * Depending upon the execution state from where the SMC has been
315 * invoked, it frees some general purpose registers to perform the
316 * remaining tasks. They involve finding the runtime service handler
317 * that is the target of the SMC & switching to runtime stacks (SP_EL0)
318 * before calling the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000319 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000320 * Note that x30 has been explicitly saved and can be used here
321 * ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000322 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000323func smc_handler
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000324smc_handler32:
325 /* Check whether aarch32 issued an SMC64 */
326 tbnz x0, #FUNCID_CC_SHIFT, smc_prohibited
327
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000328smc_handler64:
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000329 /* NOTE: The code below must preserve x0-x4 */
330
331 /* Save general purpose registers */
332 bl save_gp_registers
333
334#if CTX_INCLUDE_PAUTH_REGS
335 bl pauth_context_save
336#endif
337
Douglas Raillard0980eed2016-11-09 17:48:27 +0000338 /*
339 * Populate the parameters for the SMC handler.
340 * We already have x0-x4 in place. x5 will point to a cookie (not used
341 * now). x6 will point to the context structure (SP_EL3) and x7 will
Dimitris Papastamos04159512018-01-22 11:53:04 +0000342 * contain flags we need to pass to the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000343 */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000344 mov x5, xzr
345 mov x6, sp
346
347 /* Get the unique owning entity number */
348 ubfx x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
349 ubfx x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
350 orr x16, x16, x15, lsl #FUNCID_OEN_WIDTH
351
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +0000352 /* Load descriptor index from array of indices */
353 adr x14, rt_svc_descs_indices
354 ldrb w15, [x14, x16]
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100355
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +0000356 /* Any index greater than 127 is invalid. Check bit 7. */
357 tbnz w15, 7, smc_unknown
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000358
359 /*
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +0000360 * Get the descriptor using the index
361 * x11 = (base + off), w15 = index
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100362 *
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +0000363 * handler = (base + off) + (index << log2(size))
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000364 */
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +0000365 adr x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
366 lsl w10, w15, #RT_SVC_SIZE_LOG2
367 ldr x15, [x11, w10, uxtw]
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000368
Douglas Raillard0980eed2016-11-09 17:48:27 +0000369 /*
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100370 * Restore the saved C runtime stack value which will become the new
371 * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context'
372 * structure prior to the last ERET from EL3.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000373 */
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100374 ldr x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
375
376 /* Switch to SP_EL0 */
377 msr spsel, #0
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000378
Douglas Raillard0980eed2016-11-09 17:48:27 +0000379 /*
380 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there is a world
381 * switch during SMC handling.
382 * TODO: Revisit if all system registers can be saved later.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000383 */
384 mrs x16, spsr_el3
385 mrs x17, elr_el3
386 mrs x18, scr_el3
387 stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
Achin Guptae1aa5162014-06-26 09:58:52 +0100388 str x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000389
390 /* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
391 bfi x7, x18, #0, #1
392
393 mov sp, x12
394
Douglas Raillard0980eed2016-11-09 17:48:27 +0000395 /*
396 * Call the Secure Monitor Call handler and then drop directly into
397 * el3_exit() which will program any remaining architectural state
398 * prior to issuing the ERET to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000399 */
400#if DEBUG
401 cbz x15, rt_svc_fw_critical_error
402#endif
403 blr x15
404
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100405 b el3_exit
Achin Gupta4f6ad662013-10-25 09:08:21 +0100406
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000407smc_unknown:
408 /*
Jeenu Viswambharan23d05a82017-11-29 16:59:34 +0000409 * Unknown SMC call. Populate return value with SMC_UNK, restore
410 * GP registers, and return to caller.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000411 */
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000412 mov x0, #SMC_UNK
Jeenu Viswambharan23d05a82017-11-29 16:59:34 +0000413 str x0, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
414 b restore_gp_registers_eret
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000415
416smc_prohibited:
Soby Mathew6c5192a2014-04-30 15:36:37 +0100417 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000418 mov x0, #SMC_UNK
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000419 eret
420
421rt_svc_fw_critical_error:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000422 /* Switch to SP_ELx */
423 msr spsel, #1
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000424 no_ret report_unhandled_exception
Kévin Petita877c252015-03-24 14:03:57 +0000425endfunc smc_handler