blob: 1c3ed3f338fedc85457dc140b1ee7921402a0683 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dimitris Papastamos04159512018-01-22 11:53:04 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
7#include <arch.h>
Dan Handley714a0d22014-04-09 13:13:04 +01008#include <asm_macros.S>
Dan Handley2bd4ef22014-04-09 13:14:54 +01009#include <context.h>
dp-arm3cac7862016-09-19 11:18:44 +010010#include <cpu_data.h>
Achin Gupta9cf2bb72014-05-09 11:07:09 +010011#include <interrupt_mgmt.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010012#include <platform_def.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010013#include <runtime_svc.h>
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +010014#include <smccc.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010015
16 .globl runtime_exceptions
Achin Gupta4f6ad662013-10-25 09:08:21 +010017
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000018 .globl sync_exception_sp_el0
19 .globl irq_sp_el0
20 .globl fiq_sp_el0
21 .globl serror_sp_el0
22
23 .globl sync_exception_sp_elx
24 .globl irq_sp_elx
25 .globl fiq_sp_elx
26 .globl serror_sp_elx
27
28 .globl sync_exception_aarch64
29 .globl irq_aarch64
30 .globl fiq_aarch64
31 .globl serror_aarch64
32
33 .globl sync_exception_aarch32
34 .globl irq_aarch32
35 .globl fiq_aarch32
36 .globl serror_aarch32
37
Douglas Raillard0980eed2016-11-09 17:48:27 +000038 /* ---------------------------------------------------------------------
39 * This macro handles Synchronous exceptions.
40 * Only SMC exceptions are supported.
41 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +010042 */
43 .macro handle_sync_exception
Achin Guptaed1744e2014-08-04 23:13:10 +010044 /* Enable the SError interrupt */
45 msr daifclr, #DAIF_ABT_BIT
46
Achin Gupta9cf2bb72014-05-09 11:07:09 +010047 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
dp-arm3cac7862016-09-19 11:18:44 +010048
49#if ENABLE_RUNTIME_INSTRUMENTATION
dp-arm3cac7862016-09-19 11:18:44 +010050 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +000051 * Read the timestamp value and store it in per-cpu data. The value
52 * will be extracted from per-cpu data by the C level SMC handler and
53 * saved to the PMF timestamp region.
dp-arm3cac7862016-09-19 11:18:44 +010054 */
55 mrs x30, cntpct_el0
56 str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
57 mrs x29, tpidr_el3
58 str x30, [x29, #CPU_DATA_PMF_TS0_OFFSET]
59 ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
60#endif
61
Achin Gupta9cf2bb72014-05-09 11:07:09 +010062 mrs x30, esr_el3
63 ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
64
Douglas Raillard0980eed2016-11-09 17:48:27 +000065 /* Handle SMC exceptions separately from other synchronous exceptions */
Achin Gupta9cf2bb72014-05-09 11:07:09 +010066 cmp x30, #EC_AARCH32_SMC
67 b.eq smc_handler32
68
69 cmp x30, #EC_AARCH64_SMC
70 b.eq smc_handler64
71
Douglas Raillard0980eed2016-11-09 17:48:27 +000072 /* Other kinds of synchronous exceptions are not handled */
Julius Werner67ebde72017-07-27 14:59:34 -070073 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
74 b report_unhandled_exception
Achin Gupta9cf2bb72014-05-09 11:07:09 +010075 .endm
76
77
Douglas Raillard0980eed2016-11-09 17:48:27 +000078 /* ---------------------------------------------------------------------
79 * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS
80 * interrupts.
81 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +010082 */
83 .macro handle_interrupt_exception label
Achin Guptaed1744e2014-08-04 23:13:10 +010084 /* Enable the SError interrupt */
85 msr daifclr, #DAIF_ABT_BIT
86
Achin Gupta9cf2bb72014-05-09 11:07:09 +010087 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
88 bl save_gp_registers
89
Douglas Raillard0980eed2016-11-09 17:48:27 +000090 /* Save the EL3 system registers needed to return from this exception */
Achin Gupta979992e2015-05-13 17:57:18 +010091 mrs x0, spsr_el3
92 mrs x1, elr_el3
93 stp x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
94
Achin Gupta9cf2bb72014-05-09 11:07:09 +010095 /* Switch to the runtime stack i.e. SP_EL0 */
96 ldr x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
97 mov x20, sp
98 msr spsel, #0
99 mov sp, x2
100
101 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000102 * Find out whether this is a valid interrupt type.
103 * If the interrupt controller reports a spurious interrupt then return
104 * to where we came from.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100105 */
Dan Handley701fea72014-05-27 16:17:21 +0100106 bl plat_ic_get_pending_interrupt_type
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100107 cmp x0, #INTR_TYPE_INVAL
108 b.eq interrupt_exit_\label
109
110 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000111 * Get the registered handler for this interrupt type.
112 * A NULL return value could be 'cause of the following conditions:
Achin Gupta979992e2015-05-13 17:57:18 +0100113 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000114 * a. An interrupt of a type was routed correctly but a handler for its
115 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100116 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000117 * b. An interrupt of a type was not routed correctly so a handler for
118 * its type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100119 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000120 * c. An interrupt of a type was routed correctly to EL3, but was
121 * deasserted before its pending state could be read. Another
122 * interrupt of a different type pended at the same time and its
123 * type was reported as pending instead. However, a handler for this
124 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100125 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000126 * a. and b. can only happen due to a programming error. The
127 * occurrence of c. could be beyond the control of Trusted Firmware.
128 * It makes sense to return from this exception instead of reporting an
129 * error.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100130 */
131 bl get_interrupt_type_handler
Achin Gupta979992e2015-05-13 17:57:18 +0100132 cbz x0, interrupt_exit_\label
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100133 mov x21, x0
134
135 mov x0, #INTR_ID_UNAVAILABLE
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100136
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100137 /* Set the current security state in the 'flags' parameter */
138 mrs x2, scr_el3
139 ubfx x1, x2, #0, #1
140
141 /* Restore the reference to the 'handle' i.e. SP_EL3 */
142 mov x2, x20
143
Douglas Raillard0980eed2016-11-09 17:48:27 +0000144 /* x3 will point to a cookie (not used now) */
Soby Mathew799f0ab2014-05-27 16:54:31 +0100145 mov x3, xzr
146
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100147 /* Call the interrupt type handler */
148 blr x21
149
150interrupt_exit_\label:
151 /* Return from exception, possibly in a different security state */
152 b el3_exit
153
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100154 .endm
155
156
Dimitris Papastamos04159512018-01-22 11:53:04 +0000157 .macro save_x4_to_x29_sp_el0
158 stp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
159 stp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
160 stp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
161 stp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
162 stp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
163 stp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
164 stp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
Soby Mathew6c5192a2014-04-30 15:36:37 +0100165 stp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
166 stp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
167 stp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
168 stp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
169 stp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
170 stp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
171 mrs x18, sp_el0
172 str x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
173 .endm
174
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100175
176vector_base runtime_exceptions
177
Douglas Raillard0980eed2016-11-09 17:48:27 +0000178 /* ---------------------------------------------------------------------
179 * Current EL with SP_EL0 : 0x0 - 0x200
180 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100181 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100182vector_entry sync_exception_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000183 /* We don't expect any synchronous exceptions from EL3 */
Julius Werner67ebde72017-07-27 14:59:34 -0700184 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000185 check_vector_size sync_exception_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100186
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100187vector_entry irq_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000188 /*
189 * EL3 code is non-reentrant. Any asynchronous exception is a serious
190 * error. Loop infinitely.
191 */
Julius Werner67ebde72017-07-27 14:59:34 -0700192 b report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000193 check_vector_size irq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100194
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100195
196vector_entry fiq_sp_el0
Julius Werner67ebde72017-07-27 14:59:34 -0700197 b report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000198 check_vector_size fiq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100199
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100200
201vector_entry serror_sp_el0
Julius Werner67ebde72017-07-27 14:59:34 -0700202 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000203 check_vector_size serror_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100204
Douglas Raillard0980eed2016-11-09 17:48:27 +0000205 /* ---------------------------------------------------------------------
206 * Current EL with SP_ELx: 0x200 - 0x400
207 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100208 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100209vector_entry sync_exception_sp_elx
Douglas Raillard0980eed2016-11-09 17:48:27 +0000210 /*
211 * This exception will trigger if anything went wrong during a previous
212 * exception entry or exit or while handling an earlier unexpected
213 * synchronous exception. There is a high probability that SP_EL3 is
214 * corrupted.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000215 */
Julius Werner67ebde72017-07-27 14:59:34 -0700216 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000217 check_vector_size sync_exception_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100218
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100219vector_entry irq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700220 b report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000221 check_vector_size irq_sp_elx
222
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100223vector_entry fiq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700224 b report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000225 check_vector_size fiq_sp_elx
226
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100227vector_entry serror_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700228 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000229 check_vector_size serror_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100230
Douglas Raillard0980eed2016-11-09 17:48:27 +0000231 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100232 * Lower EL using AArch64 : 0x400 - 0x600
Douglas Raillard0980eed2016-11-09 17:48:27 +0000233 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100234 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100235vector_entry sync_exception_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000236 /*
237 * This exception vector will be the entry point for SMCs and traps
238 * that are unhandled at lower ELs most commonly. SP_EL3 should point
239 * to a valid cpu context where the general purpose and system register
240 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000241 */
242 handle_sync_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000243 check_vector_size sync_exception_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100244
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100245vector_entry irq_aarch64
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100246 handle_interrupt_exception irq_aarch64
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000247 check_vector_size irq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100248
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100249vector_entry fiq_aarch64
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100250 handle_interrupt_exception fiq_aarch64
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000251 check_vector_size fiq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100252
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100253vector_entry serror_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000254 /*
255 * SError exceptions from lower ELs are not currently supported.
256 * Report their occurrence.
257 */
Julius Werner67ebde72017-07-27 14:59:34 -0700258 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000259 check_vector_size serror_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100260
Douglas Raillard0980eed2016-11-09 17:48:27 +0000261 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100262 * Lower EL using AArch32 : 0x600 - 0x800
Douglas Raillard0980eed2016-11-09 17:48:27 +0000263 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100264 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100265vector_entry sync_exception_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000266 /*
267 * This exception vector will be the entry point for SMCs and traps
268 * that are unhandled at lower ELs most commonly. SP_EL3 should point
269 * to a valid cpu context where the general purpose and system register
270 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000271 */
272 handle_sync_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000273 check_vector_size sync_exception_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100274
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100275vector_entry irq_aarch32
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100276 handle_interrupt_exception irq_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000277 check_vector_size irq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100278
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100279vector_entry fiq_aarch32
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100280 handle_interrupt_exception fiq_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000281 check_vector_size fiq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100282
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100283vector_entry serror_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000284 /*
285 * SError exceptions from lower ELs are not currently supported.
286 * Report their occurrence.
287 */
Julius Werner67ebde72017-07-27 14:59:34 -0700288 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000289 check_vector_size serror_aarch32
290
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000291
Douglas Raillard0980eed2016-11-09 17:48:27 +0000292 /* ---------------------------------------------------------------------
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100293 * This macro takes an argument in x16 that is the index in the
294 * 'rt_svc_descs_indices' array, checks that the value in the array is
295 * valid, and loads in x15 the pointer to the handler of that service.
296 * ---------------------------------------------------------------------
297 */
298 .macro load_rt_svc_desc_pointer
299 /* Load descriptor index from array of indices */
300 adr x14, rt_svc_descs_indices
301 ldrb w15, [x14, x16]
302
303#if SMCCC_MAJOR_VERSION == 1
304 /* Any index greater than 127 is invalid. Check bit 7. */
305 tbnz w15, 7, smc_unknown
306#elif SMCCC_MAJOR_VERSION == 2
307 /* Verify that the top 3 bits of the loaded index are 0 (w15 <= 31) */
308 cmp w15, #31
309 b.hi smc_unknown
310#endif /* SMCCC_MAJOR_VERSION */
311
312 /*
313 * Get the descriptor using the index
314 * x11 = (base + off), w15 = index
315 *
316 * handler = (base + off) + (index << log2(size))
317 */
318 adr x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
319 lsl w10, w15, #RT_SVC_SIZE_LOG2
320 ldr x15, [x11, w10, uxtw]
321 .endm
322
323 /* ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000324 * The following code handles secure monitor calls.
Douglas Raillard0980eed2016-11-09 17:48:27 +0000325 * Depending upon the execution state from where the SMC has been
326 * invoked, it frees some general purpose registers to perform the
327 * remaining tasks. They involve finding the runtime service handler
328 * that is the target of the SMC & switching to runtime stacks (SP_EL0)
329 * before calling the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000330 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000331 * Note that x30 has been explicitly saved and can be used here
332 * ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000333 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000334func smc_handler
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000335smc_handler32:
336 /* Check whether aarch32 issued an SMC64 */
337 tbnz x0, #FUNCID_CC_SHIFT, smc_prohibited
338
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000339smc_handler64:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000340 /*
341 * Populate the parameters for the SMC handler.
342 * We already have x0-x4 in place. x5 will point to a cookie (not used
343 * now). x6 will point to the context structure (SP_EL3) and x7 will
Dimitris Papastamos04159512018-01-22 11:53:04 +0000344 * contain flags we need to pass to the handler.
Douglas Raillard0980eed2016-11-09 17:48:27 +0000345 *
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100346 * Save x4-x29 and sp_el0.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000347 */
Dimitris Papastamos04159512018-01-22 11:53:04 +0000348 save_x4_to_x29_sp_el0
Soby Mathew6c5192a2014-04-30 15:36:37 +0100349
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000350 mov x5, xzr
351 mov x6, sp
352
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100353#if SMCCC_MAJOR_VERSION == 1
354
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000355 /* Get the unique owning entity number */
356 ubfx x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
357 ubfx x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
358 orr x16, x16, x15, lsl #FUNCID_OEN_WIDTH
359
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100360 load_rt_svc_desc_pointer
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000361
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100362#elif SMCCC_MAJOR_VERSION == 2
363
364 /* Bit 31 must be set */
365 tbz x0, #FUNCID_TYPE_SHIFT, smc_unknown
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000366
Douglas Raillard0980eed2016-11-09 17:48:27 +0000367 /*
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100368 * Check MSB of namespace to decide between compatibility/vendor and
369 * SPCI/SPRT
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000370 */
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100371 tbz x0, #(FUNCID_NAMESPACE_SHIFT + 1), compat_or_vendor
372
373 /* Namespaces SPRT and SPCI currently unimplemented */
374 b smc_unknown
375
376compat_or_vendor:
377
378 /* Namespace is b'00 (compatibility) or b'01 (vendor) */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000379
380 /*
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100381 * Add the LSB of the namespace (bit [28]) to the OEN [27:24] to create
382 * a 5-bit index into the rt_svc_descs_indices array.
383 *
384 * The low 16 entries of the rt_svc_descs_indices array correspond to
385 * OENs of the compatibility namespace and the top 16 entries of the
386 * array are assigned to the vendor namespace descriptor.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000387 */
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100388 ubfx x16, x0, #FUNCID_OEN_SHIFT, #(FUNCID_OEN_WIDTH + 1)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000389
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100390 load_rt_svc_desc_pointer
391
392#endif /* SMCCC_MAJOR_VERSION */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000393
Douglas Raillard0980eed2016-11-09 17:48:27 +0000394 /*
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100395 * Restore the saved C runtime stack value which will become the new
396 * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context'
397 * structure prior to the last ERET from EL3.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000398 */
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100399 ldr x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
400
401 /* Switch to SP_EL0 */
402 msr spsel, #0
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000403
Douglas Raillard0980eed2016-11-09 17:48:27 +0000404 /*
405 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there is a world
406 * switch during SMC handling.
407 * TODO: Revisit if all system registers can be saved later.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000408 */
409 mrs x16, spsr_el3
410 mrs x17, elr_el3
411 mrs x18, scr_el3
412 stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
Achin Guptae1aa5162014-06-26 09:58:52 +0100413 str x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000414
415 /* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
416 bfi x7, x18, #0, #1
417
418 mov sp, x12
419
Douglas Raillard0980eed2016-11-09 17:48:27 +0000420 /*
421 * Call the Secure Monitor Call handler and then drop directly into
422 * el3_exit() which will program any remaining architectural state
423 * prior to issuing the ERET to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000424 */
425#if DEBUG
426 cbz x15, rt_svc_fw_critical_error
427#endif
428 blr x15
429
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100430 b el3_exit
Achin Gupta4f6ad662013-10-25 09:08:21 +0100431
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000432smc_unknown:
433 /*
434 * Here we restore x4-x18 regardless of where we came from. AArch32
435 * callers will find the registers contents unchanged, but AArch64
436 * callers will find the registers modified (with stale earlier NS
437 * content). Either way, we aren't leaking any secure information
Douglas Raillard0980eed2016-11-09 17:48:27 +0000438 * through them.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000439 */
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000440 mov x0, #SMC_UNK
Soby Mathew5e5c2072014-04-07 15:28:55 +0100441 b restore_gp_registers_callee_eret
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000442
443smc_prohibited:
Soby Mathew6c5192a2014-04-30 15:36:37 +0100444 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000445 mov x0, #SMC_UNK
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000446 eret
447
448rt_svc_fw_critical_error:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000449 /* Switch to SP_ELx */
450 msr spsel, #1
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000451 no_ret report_unhandled_exception
Kévin Petita877c252015-03-24 14:03:57 +0000452endfunc smc_handler