blob: 4f53b8e70de47941dd93b700317b8f322fc49913 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <platform_def.h>
8
Achin Gupta4f6ad662013-10-25 09:08:21 +01009#include <arch.h>
Dan Handley714a0d22014-04-09 13:13:04 +010010#include <asm_macros.S>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <bl31/ea_handle.h>
12#include <bl31/interrupt_mgmt.h>
13#include <common/runtime_svc.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010014#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/el3_runtime/cpu_data.h>
16#include <lib/smccc.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010017
18 .globl runtime_exceptions
Achin Gupta4f6ad662013-10-25 09:08:21 +010019
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000020 .globl sync_exception_sp_el0
21 .globl irq_sp_el0
22 .globl fiq_sp_el0
23 .globl serror_sp_el0
24
25 .globl sync_exception_sp_elx
26 .globl irq_sp_elx
27 .globl fiq_sp_elx
28 .globl serror_sp_elx
29
30 .globl sync_exception_aarch64
31 .globl irq_aarch64
32 .globl fiq_aarch64
33 .globl serror_aarch64
34
35 .globl sync_exception_aarch32
36 .globl irq_aarch32
37 .globl fiq_aarch32
38 .globl serror_aarch32
39
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +000040 /*
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010041 * Macro that prepares entry to EL3 upon taking an exception.
42 *
43 * With RAS_EXTENSION, this macro synchronizes pending errors with an ESB
44 * instruction. When an error is thus synchronized, the handling is
45 * delegated to platform EA handler.
46 *
47 * Without RAS_EXTENSION, this macro just saves x30, and unmasks
48 * Asynchronous External Aborts.
49 */
50 .macro check_and_unmask_ea
51#if RAS_EXTENSION
52 /* Synchronize pending External Aborts */
53 esb
54
55 /* Unmask the SError interrupt */
56 msr daifclr, #DAIF_ABT_BIT
57
58 /*
59 * Explicitly save x30 so as to free up a register and to enable
60 * branching
61 */
62 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
63
64 /* Check for SErrors synchronized by the ESB instruction */
65 mrs x30, DISR_EL1
66 tbz x30, #DISR_A_BIT, 1f
67
68 /* Save GP registers and restore them afterwards */
69 bl save_gp_registers
Jeenu Viswambharane86a2472018-07-05 15:24:45 +010070 bl handle_lower_el_ea_esb
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010071 bl restore_gp_registers
72
731:
74#else
75 /* Unmask the SError interrupt */
76 msr daifclr, #DAIF_ABT_BIT
77
78 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
79#endif
80 .endm
81
Douglas Raillard0980eed2016-11-09 17:48:27 +000082 /* ---------------------------------------------------------------------
83 * This macro handles Synchronous exceptions.
84 * Only SMC exceptions are supported.
85 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +010086 */
87 .macro handle_sync_exception
dp-arm3cac7862016-09-19 11:18:44 +010088#if ENABLE_RUNTIME_INSTRUMENTATION
dp-arm3cac7862016-09-19 11:18:44 +010089 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +000090 * Read the timestamp value and store it in per-cpu data. The value
91 * will be extracted from per-cpu data by the C level SMC handler and
92 * saved to the PMF timestamp region.
dp-arm3cac7862016-09-19 11:18:44 +010093 */
94 mrs x30, cntpct_el0
95 str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
96 mrs x29, tpidr_el3
97 str x30, [x29, #CPU_DATA_PMF_TS0_OFFSET]
98 ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
99#endif
100
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100101 mrs x30, esr_el3
102 ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
103
Douglas Raillard0980eed2016-11-09 17:48:27 +0000104 /* Handle SMC exceptions separately from other synchronous exceptions */
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100105 cmp x30, #EC_AARCH32_SMC
106 b.eq smc_handler32
107
108 cmp x30, #EC_AARCH64_SMC
109 b.eq smc_handler64
110
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100111 /* Synchronous exceptions other than the above are assumed to be EA */
Julius Werner67ebde72017-07-27 14:59:34 -0700112 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100113 b enter_lower_el_sync_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100114 .endm
115
116
Douglas Raillard0980eed2016-11-09 17:48:27 +0000117 /* ---------------------------------------------------------------------
118 * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS
119 * interrupts.
120 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100121 */
122 .macro handle_interrupt_exception label
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100123 bl save_gp_registers
Douglas Raillard0980eed2016-11-09 17:48:27 +0000124 /* Save the EL3 system registers needed to return from this exception */
Achin Gupta979992e2015-05-13 17:57:18 +0100125 mrs x0, spsr_el3
126 mrs x1, elr_el3
127 stp x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
128
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100129 /* Switch to the runtime stack i.e. SP_EL0 */
130 ldr x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
131 mov x20, sp
132 msr spsel, #0
133 mov sp, x2
134
135 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000136 * Find out whether this is a valid interrupt type.
137 * If the interrupt controller reports a spurious interrupt then return
138 * to where we came from.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100139 */
Dan Handley701fea72014-05-27 16:17:21 +0100140 bl plat_ic_get_pending_interrupt_type
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100141 cmp x0, #INTR_TYPE_INVAL
142 b.eq interrupt_exit_\label
143
144 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000145 * Get the registered handler for this interrupt type.
146 * A NULL return value could be 'cause of the following conditions:
Achin Gupta979992e2015-05-13 17:57:18 +0100147 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000148 * a. An interrupt of a type was routed correctly but a handler for its
149 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100150 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000151 * b. An interrupt of a type was not routed correctly so a handler for
152 * its type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100153 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000154 * c. An interrupt of a type was routed correctly to EL3, but was
155 * deasserted before its pending state could be read. Another
156 * interrupt of a different type pended at the same time and its
157 * type was reported as pending instead. However, a handler for this
158 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100159 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000160 * a. and b. can only happen due to a programming error. The
161 * occurrence of c. could be beyond the control of Trusted Firmware.
162 * It makes sense to return from this exception instead of reporting an
163 * error.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100164 */
165 bl get_interrupt_type_handler
Achin Gupta979992e2015-05-13 17:57:18 +0100166 cbz x0, interrupt_exit_\label
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100167 mov x21, x0
168
169 mov x0, #INTR_ID_UNAVAILABLE
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100170
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100171 /* Set the current security state in the 'flags' parameter */
172 mrs x2, scr_el3
173 ubfx x1, x2, #0, #1
174
175 /* Restore the reference to the 'handle' i.e. SP_EL3 */
176 mov x2, x20
177
Douglas Raillard0980eed2016-11-09 17:48:27 +0000178 /* x3 will point to a cookie (not used now) */
Soby Mathew799f0ab2014-05-27 16:54:31 +0100179 mov x3, xzr
180
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100181 /* Call the interrupt type handler */
182 blr x21
183
184interrupt_exit_\label:
185 /* Return from exception, possibly in a different security state */
186 b el3_exit
187
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100188 .endm
189
190
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100191vector_base runtime_exceptions
192
Douglas Raillard0980eed2016-11-09 17:48:27 +0000193 /* ---------------------------------------------------------------------
194 * Current EL with SP_EL0 : 0x0 - 0x200
195 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100196 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100197vector_entry sync_exception_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000198 /* We don't expect any synchronous exceptions from EL3 */
Julius Werner67ebde72017-07-27 14:59:34 -0700199 b report_unhandled_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100200end_vector_entry sync_exception_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100201
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100202vector_entry irq_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000203 /*
204 * EL3 code is non-reentrant. Any asynchronous exception is a serious
205 * error. Loop infinitely.
206 */
Julius Werner67ebde72017-07-27 14:59:34 -0700207 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100208end_vector_entry irq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100209
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100210
211vector_entry fiq_sp_el0
Julius Werner67ebde72017-07-27 14:59:34 -0700212 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100213end_vector_entry fiq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100214
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100215
216vector_entry serror_sp_el0
Jeenu Viswambharan911fcc92018-07-06 16:50:06 +0100217 no_ret plat_handle_el3_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100218end_vector_entry serror_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100219
Douglas Raillard0980eed2016-11-09 17:48:27 +0000220 /* ---------------------------------------------------------------------
221 * Current EL with SP_ELx: 0x200 - 0x400
222 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100223 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100224vector_entry sync_exception_sp_elx
Douglas Raillard0980eed2016-11-09 17:48:27 +0000225 /*
226 * This exception will trigger if anything went wrong during a previous
227 * exception entry or exit or while handling an earlier unexpected
228 * synchronous exception. There is a high probability that SP_EL3 is
229 * corrupted.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000230 */
Julius Werner67ebde72017-07-27 14:59:34 -0700231 b report_unhandled_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100232end_vector_entry sync_exception_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100233
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100234vector_entry irq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700235 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100236end_vector_entry irq_sp_elx
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000237
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100238vector_entry fiq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700239 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100240end_vector_entry fiq_sp_elx
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000241
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100242vector_entry serror_sp_elx
Jeenu Viswambharan911fcc92018-07-06 16:50:06 +0100243 no_ret plat_handle_el3_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100244end_vector_entry serror_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100245
Douglas Raillard0980eed2016-11-09 17:48:27 +0000246 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100247 * Lower EL using AArch64 : 0x400 - 0x600
Douglas Raillard0980eed2016-11-09 17:48:27 +0000248 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100249 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100250vector_entry sync_exception_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000251 /*
252 * This exception vector will be the entry point for SMCs and traps
253 * that are unhandled at lower ELs most commonly. SP_EL3 should point
254 * to a valid cpu context where the general purpose and system register
255 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000256 */
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100257 check_and_unmask_ea
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000258 handle_sync_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100259end_vector_entry sync_exception_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100260
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100261vector_entry irq_aarch64
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100262 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100263 handle_interrupt_exception irq_aarch64
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100264end_vector_entry irq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100265
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100266vector_entry fiq_aarch64
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100267 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100268 handle_interrupt_exception fiq_aarch64
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100269end_vector_entry fiq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100270
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100271vector_entry serror_aarch64
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000272 msr daifclr, #DAIF_ABT_BIT
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100273 b enter_lower_el_async_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100274end_vector_entry serror_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100275
Douglas Raillard0980eed2016-11-09 17:48:27 +0000276 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100277 * Lower EL using AArch32 : 0x600 - 0x800
Douglas Raillard0980eed2016-11-09 17:48:27 +0000278 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100279 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100280vector_entry sync_exception_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000281 /*
282 * This exception vector will be the entry point for SMCs and traps
283 * that are unhandled at lower ELs most commonly. SP_EL3 should point
284 * to a valid cpu context where the general purpose and system register
285 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000286 */
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100287 check_and_unmask_ea
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000288 handle_sync_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100289end_vector_entry sync_exception_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100290
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100291vector_entry irq_aarch32
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100292 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100293 handle_interrupt_exception irq_aarch32
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100294end_vector_entry irq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100295
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100296vector_entry fiq_aarch32
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100297 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100298 handle_interrupt_exception fiq_aarch32
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100299end_vector_entry fiq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100300
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100301vector_entry serror_aarch32
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000302 msr daifclr, #DAIF_ABT_BIT
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100303 b enter_lower_el_async_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100304end_vector_entry serror_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000305
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100306 /* ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000307 * The following code handles secure monitor calls.
Douglas Raillard0980eed2016-11-09 17:48:27 +0000308 * Depending upon the execution state from where the SMC has been
309 * invoked, it frees some general purpose registers to perform the
310 * remaining tasks. They involve finding the runtime service handler
311 * that is the target of the SMC & switching to runtime stacks (SP_EL0)
312 * before calling the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000313 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000314 * Note that x30 has been explicitly saved and can be used here
315 * ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000316 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000317func smc_handler
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000318smc_handler32:
319 /* Check whether aarch32 issued an SMC64 */
320 tbnz x0, #FUNCID_CC_SHIFT, smc_prohibited
321
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000322smc_handler64:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000323 /*
324 * Populate the parameters for the SMC handler.
325 * We already have x0-x4 in place. x5 will point to a cookie (not used
326 * now). x6 will point to the context structure (SP_EL3) and x7 will
Dimitris Papastamos04159512018-01-22 11:53:04 +0000327 * contain flags we need to pass to the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000328 */
Soby Mathewd1198ad2018-11-16 15:43:34 +0000329 bl save_gp_registers
Soby Mathew6c5192a2014-04-30 15:36:37 +0100330
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000331 mov x5, xzr
332 mov x6, sp
333
334 /* Get the unique owning entity number */
335 ubfx x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
336 ubfx x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
337 orr x16, x16, x15, lsl #FUNCID_OEN_WIDTH
338
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +0000339 /* Load descriptor index from array of indices */
340 adr x14, rt_svc_descs_indices
341 ldrb w15, [x14, x16]
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100342
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +0000343 /* Any index greater than 127 is invalid. Check bit 7. */
344 tbnz w15, 7, smc_unknown
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000345
346 /*
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +0000347 * Get the descriptor using the index
348 * x11 = (base + off), w15 = index
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100349 *
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +0000350 * handler = (base + off) + (index << log2(size))
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000351 */
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +0000352 adr x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
353 lsl w10, w15, #RT_SVC_SIZE_LOG2
354 ldr x15, [x11, w10, uxtw]
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000355
Douglas Raillard0980eed2016-11-09 17:48:27 +0000356 /*
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100357 * Restore the saved C runtime stack value which will become the new
358 * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context'
359 * structure prior to the last ERET from EL3.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000360 */
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100361 ldr x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
362
363 /* Switch to SP_EL0 */
364 msr spsel, #0
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000365
Douglas Raillard0980eed2016-11-09 17:48:27 +0000366 /*
367 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there is a world
368 * switch during SMC handling.
369 * TODO: Revisit if all system registers can be saved later.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000370 */
371 mrs x16, spsr_el3
372 mrs x17, elr_el3
373 mrs x18, scr_el3
374 stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
Achin Guptae1aa5162014-06-26 09:58:52 +0100375 str x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000376
377 /* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
378 bfi x7, x18, #0, #1
379
380 mov sp, x12
381
Douglas Raillard0980eed2016-11-09 17:48:27 +0000382 /*
383 * Call the Secure Monitor Call handler and then drop directly into
384 * el3_exit() which will program any remaining architectural state
385 * prior to issuing the ERET to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000386 */
387#if DEBUG
388 cbz x15, rt_svc_fw_critical_error
389#endif
390 blr x15
391
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100392 b el3_exit
Achin Gupta4f6ad662013-10-25 09:08:21 +0100393
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000394smc_unknown:
395 /*
Jeenu Viswambharan23d05a82017-11-29 16:59:34 +0000396 * Unknown SMC call. Populate return value with SMC_UNK, restore
397 * GP registers, and return to caller.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000398 */
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000399 mov x0, #SMC_UNK
Jeenu Viswambharan23d05a82017-11-29 16:59:34 +0000400 str x0, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
401 b restore_gp_registers_eret
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000402
403smc_prohibited:
Soby Mathew6c5192a2014-04-30 15:36:37 +0100404 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000405 mov x0, #SMC_UNK
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000406 eret
407
408rt_svc_fw_critical_error:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000409 /* Switch to SP_ELx */
410 msr spsel, #1
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000411 no_ret report_unhandled_exception
Kévin Petita877c252015-03-24 14:03:57 +0000412endfunc smc_handler