blob: cb717e053e1a57d02e36a17aaee580f4e3ca8abb [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -06002 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <common/debug.h>
10#include <drivers/arm/cci.h>
11#include <drivers/arm/ccn.h>
12#include <drivers/arm/gicv2.h>
Alexei Fedorov7131d832019-08-16 14:15:59 +010013#include <drivers/arm/sp804_delay_timer.h>
14#include <drivers/generic_delay_timer.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/mmio.h>
16#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000017#include <plat/arm/common/arm_config.h>
18#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <plat/common/platform.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000020#include <platform_def.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020021
22#if SPM_MM
Paul Beesley45f40282019-10-15 10:57:42 +000023#include <services/spm_mm_partition.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020024#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000025
Roberto Vargas2ca18d92018-02-12 12:36:17 +000026#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010027
Achin Gupta1fa7eb62015-11-03 14:18:34 +000028/* Defines for GIC Driver build time selection */
29#define FVP_GICV2 1
30#define FVP_GICV3 2
Achin Gupta1fa7eb62015-11-03 14:18:34 +000031
Achin Gupta4f6ad662013-10-25 09:08:21 +010032/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000033 * arm_config holds the characteristics of the differences between the three FVP
34 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000035 * at each boot stage by the primary before enabling the MMU (to allow
36 * interconnect configuration) & used thereafter. Each BL will have its own copy
37 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010038 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000039arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010040
41#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
42 DEVICE0_SIZE, \
43 MT_DEVICE | MT_RW | MT_SECURE)
44
45#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
46 DEVICE1_SIZE, \
47 MT_DEVICE | MT_RW | MT_SECURE)
48
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010049/*
50 * Need to be mapped with write permissions in order to set a new non-volatile
51 * counter value.
52 */
Juan Castillo31a68f02015-04-14 12:49:03 +010053#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
54 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010055 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010056
Jon Medhurstb1eb0932014-02-26 16:27:53 +000057/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010058 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas344ff022018-10-19 16:44:18 +010059 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
60 * of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010061 *
62 * The flash needs to be mapped as writable in order to erase the FIP's Table of
63 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000064 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090065#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000066const mmap_region_t plat_arm_mmap[] = {
67 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010068 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000069 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010070 MAP_DEVICE0,
71 MAP_DEVICE1,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010072#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010073 /* To access the Root of Trust Public Key registers. */
74 MAP_DEVICE2,
75 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010076 ARM_MAP_NS_DRAM1,
77#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010078 {0}
79};
80#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090081#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000082const mmap_region_t plat_arm_mmap[] = {
83 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010084 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000085 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010086 MAP_DEVICE0,
87 MAP_DEVICE1,
Dan Handley2b6b5742015-03-19 19:17:53 +000088 ARM_MAP_NS_DRAM1,
Julius Werner8e0ef0f2019-07-09 14:02:43 -070089#ifdef __aarch64__
Roberto Vargasf8fda102017-08-08 11:27:20 +010090 ARM_MAP_DRAM2,
91#endif
Achin Guptae97351d2019-10-11 15:15:19 +010092#if defined(SPD_spmd)
93 ARM_MAP_TRUSTED_DRAM,
94#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010095#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +000096 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010097#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010098#if TRUSTED_BOARD_BOOT
99 /* To access the Root of Trust Public Key registers. */
100 MAP_DEVICE2,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100101#if !BL2_AT_EL3
John Tsichritzisc34341a2018-07-30 13:41:52 +0100102 ARM_MAP_BL1_RW,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100103#endif
John Tsichritzisc34341a2018-07-30 13:41:52 +0100104#endif /* TRUSTED_BOARD_BOOT */
Paul Beesleyfe975b42019-09-16 11:29:03 +0000105#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000106 ARM_SP_IMAGE_MMAP,
107#endif
David Wang0ba499f2016-03-07 11:02:57 +0800108#if ARM_BL31_IN_DRAM
109 ARM_MAP_BL31_SEC_DRAM,
110#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200111#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100112 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200113 ARM_OPTEE_PAGEABLE_LOAD_MEM,
114#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100115 {0}
116};
117#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900118#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100119const mmap_region_t plat_arm_mmap[] = {
120 MAP_DEVICE0,
121 V2M_MAP_IOFPGA,
122 {0}
123};
124#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900125#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000126const mmap_region_t plat_arm_mmap[] = {
127 ARM_MAP_SHARED_RAM,
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100128#if USE_DEBUGFS
129 /* Required by devfip, can be removed if devfip is not used */
130 V2M_MAP_FLASH0_RW,
131#endif /* USE_DEBUGFS */
Soby Mathew9ca28062017-10-11 16:08:58 +0100132 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000133 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100134 MAP_DEVICE0,
135 MAP_DEVICE1,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100136 ARM_V2M_MAP_MEM_PROTECT,
Paul Beesleyfe975b42019-09-16 11:29:03 +0000137#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000138 ARM_SPM_BUF_EL3_MMAP,
139#endif
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600140 /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500141 ARM_DTB_DRAM_NS,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000142 {0}
143};
144
Paul Beesleyfe975b42019-09-16 11:29:03 +0000145#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000146const mmap_region_t plat_arm_secure_partition_mmap[] = {
147 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100148 MAP_REGION_FLAT(DEVICE0_BASE, \
149 DEVICE0_SIZE, \
150 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000151 ARM_SP_IMAGE_MMAP,
152 ARM_SP_IMAGE_NS_BUF_MMAP,
153 ARM_SP_IMAGE_RW_MMAP,
154 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100155 {0}
156};
157#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000158#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900159#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000160const mmap_region_t plat_arm_mmap[] = {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700161#ifndef __aarch64__
Soby Mathew0d268dc2016-07-11 14:13:56 +0100162 ARM_MAP_SHARED_RAM,
Joel Hutton10503cc2018-03-15 11:33:44 +0000163 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew0d268dc2016-07-11 14:13:56 +0100164#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000165 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100166 MAP_DEVICE0,
167 MAP_DEVICE1,
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600168 /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500169 ARM_DTB_DRAM_NS,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000170 {0}
171};
Soby Mathewb08bc042014-09-03 17:48:44 +0100172#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000173
Dan Handley2b6b5742015-03-19 19:17:53 +0000174ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000175
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100176#if FVP_INTERCONNECT_DRIVER != FVP_CCN
177static const int fvp_cci400_map[] = {
178 PLAT_FVP_CCI400_CLUS0_SL_PORT,
179 PLAT_FVP_CCI400_CLUS1_SL_PORT,
180};
181
182static const int fvp_cci5xx_map[] = {
183 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
184 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
185};
186
187static unsigned int get_interconnect_master(void)
188{
189 unsigned int master;
190 u_register_t mpidr;
191
192 mpidr = read_mpidr_el1();
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000193 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100194 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
195
196 assert(master < FVP_CLUSTER_COUNT);
197 return master;
198}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000199#endif
200
Paul Beesleyfe975b42019-09-16 11:29:03 +0000201#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000202/*
203 * Boot information passed to a secure partition during initialisation. Linear
204 * indices in MP information will be filled at runtime.
205 */
Paul Beesley45f40282019-10-15 10:57:42 +0000206static spm_mm_mp_info_t sp_mp_info[] = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000207 [0] = {0x80000000, 0},
208 [1] = {0x80000001, 0},
209 [2] = {0x80000002, 0},
210 [3] = {0x80000003, 0},
211 [4] = {0x80000100, 0},
212 [5] = {0x80000101, 0},
213 [6] = {0x80000102, 0},
214 [7] = {0x80000103, 0},
215};
216
Paul Beesley45f40282019-10-15 10:57:42 +0000217const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000218 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
219 .h.version = VERSION_1,
Paul Beesley45f40282019-10-15 10:57:42 +0000220 .h.size = sizeof(spm_mm_boot_info_t),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000221 .h.attr = 0,
222 .sp_mem_base = ARM_SP_IMAGE_BASE,
223 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
224 .sp_image_base = ARM_SP_IMAGE_BASE,
225 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
226 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100227 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000228 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
229 .sp_image_size = ARM_SP_IMAGE_SIZE,
230 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
231 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100232 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000233 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
234 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
235 .num_cpus = PLATFORM_CORE_COUNT,
236 .mp_info = &sp_mp_info[0],
237};
238
239const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
240{
241 return plat_arm_secure_partition_mmap;
242}
243
Paul Beesley45f40282019-10-15 10:57:42 +0000244const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000245 void *cookie)
246{
247 return &plat_arm_secure_partition_boot_info;
248}
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100249#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100250
Achin Gupta4f6ad662013-10-25 09:08:21 +0100251/*******************************************************************************
252 * A single boot loader stack is expected to work on both the Foundation FVP
253 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
254 * SYS_ID register provides a mechanism for detecting the differences between
255 * these platforms. This information is stored in a per-BL array to allow the
256 * code to take the correct path.Per BL platform configuration.
257 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100258void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100259{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100260 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100261
Dan Handley2b6b5742015-03-19 19:17:53 +0000262 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
263 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
264 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
265 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
266 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100267
Andrew Thoelke960347d2014-06-26 14:27:26 +0100268 if (arch != ARCH_MODEL) {
269 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000270 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100271 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100272
273 /*
274 * The build field in the SYS_ID tells which variant of the GIC
275 * memory is implemented by the model.
276 */
277 switch (bld) {
278 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000279 ERROR("Legacy Versatile Express memory map for GIC peripheral"
280 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000281 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100282 break;
283 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100284 break;
285 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100286 ERROR("Unsupported board build %x\n", bld);
287 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100288 }
289
290 /*
291 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
292 * for the Foundation FVP.
293 */
294 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000295 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000296 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100297
298 /*
299 * Check for supported revisions of Foundation FVP
300 * Allow future revisions to run but emit warning diagnostic
301 */
302 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000303 case REV_FOUNDATION_FVP_V2_0:
304 case REV_FOUNDATION_FVP_V2_1:
305 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100306 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100307 break;
308 default:
309 WARN("Unrecognized Foundation FVP revision %x\n", rev);
310 break;
311 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100312 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000313 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100314 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100315
316 /*
317 * Check for supported revisions
318 * Allow future revisions to run but emit warning diagnostic
319 */
320 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000321 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100322 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
323 break;
324 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100325 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100326 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100327 break;
328 default:
329 WARN("Unrecognized Base FVP revision %x\n", rev);
330 break;
331 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100332 break;
333 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100334 ERROR("Unsupported board HBI number 0x%x\n", hbi);
335 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100336 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100337
338 /*
339 * We assume that the presence of MT bit, and therefore shifted
340 * affinities, is uniform across the platform: either all CPUs, or no
341 * CPUs implement it.
342 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000343 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100344 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100345}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100346
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000347
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100348void __init fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100349{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000350#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100351 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000352 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100353 panic();
354 }
355
356 plat_arm_interconnect_init();
357#else
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000358 uintptr_t cci_base = 0U;
359 const int *cci_map = NULL;
360 unsigned int map_size = 0U;
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100361
362 /* Initialize the right interconnect */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000363 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100364 cci_base = PLAT_FVP_CCI5XX_BASE;
365 cci_map = fvp_cci5xx_map;
366 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000367 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100368 cci_base = PLAT_FVP_CCI400_BASE;
369 cci_map = fvp_cci400_map;
370 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000371 } else {
372 return;
Soby Mathew7356b1e2016-03-24 10:12:42 +0000373 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100374
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000375 assert(cci_base != 0U);
376 assert(cci_map != NULL);
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100377 cci_init(cci_base, cci_map, map_size);
378#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100379}
380
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000381void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100382{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100383#if FVP_INTERCONNECT_DRIVER == FVP_CCN
384 plat_arm_interconnect_enter_coherency();
385#else
386 unsigned int master;
387
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000388 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
389 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100390 master = get_interconnect_master();
391 cci_enable_snoop_dvm_reqs(master);
392 }
393#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000394}
395
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000396void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000397{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100398#if FVP_INTERCONNECT_DRIVER == FVP_CCN
399 plat_arm_interconnect_exit_coherency();
400#else
401 unsigned int master;
402
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000403 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
404 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100405 master = get_interconnect_master();
406 cci_disable_snoop_dvm_reqs(master);
407 }
408#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100409}
John Tsichritzisc34341a2018-07-30 13:41:52 +0100410
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100411#if TRUSTED_BOARD_BOOT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100412int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
413{
414 assert(heap_addr != NULL);
415 assert(heap_size != NULL);
416
417 return arm_get_mbedtls_heap(heap_addr, heap_size);
418}
419#endif
Alexei Fedorov7131d832019-08-16 14:15:59 +0100420
421void fvp_timer_init(void)
422{
423#if FVP_USE_SP804_TIMER
424 /* Enable the clock override for SP804 timer 0, which means that no
425 * clock dividers are applied and the raw (35MHz) clock will be used.
426 */
427 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
428
429 /* Initialize delay timer driver using SP804 dual timer 0 */
430 sp804_timer_init(V2M_SP804_TIMER0_BASE,
431 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
432#else
433 generic_delay_timer_init();
434
435 /* Enable System level generic timer */
436 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
437 CNTCR_FCREQ(0U) | CNTCR_EN);
438#endif /* FVP_USE_SP804_TIMER */
439}