blob: fabe3ef66a217dd0ebd76b3aa814785e4bf59677 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diaz7c2a3ca2018-02-23 15:07:54 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handleyed6ff952014-05-14 17:44:19 +01007#include <platform_def.h>
Antonio Nino Diaz2ce2b092017-11-15 11:45:35 +00008#include <xlat_tables_defs.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
10OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
11OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000012ENTRY(bl1_entrypoint)
Achin Gupta4f6ad662013-10-25 09:08:21 +010013
14MEMORY {
Juan Castillofd8c0772014-09-16 10:40:35 +010015 ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
16 RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
Achin Gupta4f6ad662013-10-25 09:08:21 +010017}
18
19SECTIONS
20{
Sandrine Bailleuxf7488062014-05-22 15:21:35 +010021 . = BL1_RO_BASE;
Antonio Nino Diaz2ce2b092017-11-15 11:45:35 +000022 ASSERT(. == ALIGN(PAGE_SIZE),
Sandrine Bailleuxf7488062014-05-22 15:21:35 +010023 "BL1_RO_BASE address is not aligned on a page boundary.")
24
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010025#if SEPARATE_CODE_AND_RODATA
26 .text . : {
27 __TEXT_START__ = .;
28 *bl1_entrypoint.o(.text*)
29 *(.text*)
30 *(.vectors)
Roberto Vargasd93fde32018-04-11 11:53:31 +010031 . = ALIGN(PAGE_SIZE);
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010032 __TEXT_END__ = .;
33 } >ROM
34
Roberto Vargas1d04c632018-05-10 11:01:16 +010035 /* .ARM.extab and .ARM.exidx are only added because Clang need them */
36 .ARM.extab . : {
37 *(.ARM.extab* .gnu.linkonce.armextab.*)
38 } >ROM
39
40 .ARM.exidx . : {
41 *(.ARM.exidx* .gnu.linkonce.armexidx.*)
42 } >ROM
43
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010044 .rodata . : {
45 __RODATA_START__ = .;
46 *(.rodata*)
47
48 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
49 . = ALIGN(8);
50 __PARSER_LIB_DESCS_START__ = .;
51 KEEP(*(.img_parser_lib_descs))
52 __PARSER_LIB_DESCS_END__ = .;
53
54 /*
55 * Ensure 8-byte alignment for cpu_ops so that its fields are also
56 * aligned. Also ensure cpu_ops inclusion.
57 */
58 . = ALIGN(8);
59 __CPU_OPS_START__ = .;
60 KEEP(*(cpu_ops))
61 __CPU_OPS_END__ = .;
62
63 /*
64 * No need to pad out the .rodata section to a page boundary. Next is
65 * the .data section, which can mapped in ROM with the same memory
66 * attributes as the .rodata section.
67 */
68 __RODATA_END__ = .;
69 } >ROM
70#else
Sandrine Bailleuxf7488062014-05-22 15:21:35 +010071 ro . : {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000072 __RO_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000073 *bl1_entrypoint.o(.text*)
74 *(.text*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000075 *(.rodata*)
Soby Mathewc704cbc2014-08-14 11:33:56 +010076
Juan Castillo8e55d932015-04-02 09:48:16 +010077 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
78 . = ALIGN(8);
79 __PARSER_LIB_DESCS_START__ = .;
80 KEEP(*(.img_parser_lib_descs))
81 __PARSER_LIB_DESCS_END__ = .;
82
Soby Mathewc704cbc2014-08-14 11:33:56 +010083 /*
84 * Ensure 8-byte alignment for cpu_ops so that its fields are also
85 * aligned. Also ensure cpu_ops inclusion.
86 */
87 . = ALIGN(8);
88 __CPU_OPS_START__ = .;
89 KEEP(*(cpu_ops))
90 __CPU_OPS_END__ = .;
91
Achin Guptab739f222014-01-18 16:50:09 +000092 *(.vectors)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000093 __RO_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +010094 } >ROM
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010095#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +010096
Soby Mathewc704cbc2014-08-14 11:33:56 +010097 ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
98 "cpu_ops not defined for this platform.")
99
Douglas Raillard306593d2017-02-24 18:14:15 +0000100 . = BL1_RW_BASE;
Antonio Nino Diaz2ce2b092017-11-15 11:45:35 +0000101 ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
Douglas Raillard306593d2017-02-24 18:14:15 +0000102 "BL1_RW_BASE address is not aligned on a page boundary.")
103
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000104 /*
105 * The .data section gets copied from ROM to RAM at runtime.
Douglas Raillard306593d2017-02-24 18:14:15 +0000106 * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
107 * aligned regions in it.
Sandrine Bailleuxf7488062014-05-22 15:21:35 +0100108 * Its VMA must be page-aligned as it marks the first read/write page.
Douglas Raillard306593d2017-02-24 18:14:15 +0000109 *
110 * It must be placed at a lower address than the stacks if the stack
111 * protector is enabled. Alternatively, the .data.stack_protector_canary
112 * section can be placed independently of the main .data section.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000113 */
Sandrine Bailleuxf7488062014-05-22 15:21:35 +0100114 .data . : ALIGN(16) {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100115 __DATA_RAM_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000116 *(.data*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000117 __DATA_RAM_END__ = .;
118 } >RAM AT>ROM
Achin Gupta4f6ad662013-10-25 09:08:21 +0100119
Sandrine Bailleuxf7488062014-05-22 15:21:35 +0100120 stacks . (NOLOAD) : {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000121 __STACKS_START__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100122 *(tzfw_normal_stacks)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000123 __STACKS_END__ = .;
124 } >RAM
125
126 /*
127 * The .bss section gets initialised to 0 at runtime.
Douglas Raillard21362a92016-12-02 13:51:54 +0000128 * Its base address should be 16-byte aligned for better performance of the
129 * zero-initialization code.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000130 */
131 .bss : ALIGN(16) {
132 __BSS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000133 *(.bss*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000134 *(COMMON)
135 __BSS_END__ = .;
136 } >RAM
Achin Gupta4f6ad662013-10-25 09:08:21 +0100137
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000138 /*
Achin Guptaa0cd9892014-02-09 13:30:38 +0000139 * The xlat_table section is for full, aligned page tables (4K).
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000140 * Removing them from .bss avoids forcing 4K alignment on
Antonio Nino Diaz7c2a3ca2018-02-23 15:07:54 +0000141 * the .bss section. The tables are initialized to zero by the translation
142 * tables library.
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000143 */
144 xlat_table (NOLOAD) : {
145 *(xlat_table)
146 } >RAM
147
Soby Mathew2ae20432015-01-08 18:02:44 +0000148#if USE_COHERENT_MEM
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000149 /*
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000150 * The base address of the coherent memory section must be page-aligned (4K)
151 * to guarantee that the coherent data are stored on their own pages and
152 * are not mixed with normal data. This is required to set up the correct
153 * memory attributes for the coherent data page tables.
154 */
Antonio Nino Diaz2ce2b092017-11-15 11:45:35 +0000155 coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000156 __COHERENT_RAM_START__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157 *(tzfw_coherent_mem)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000158 __COHERENT_RAM_END_UNALIGNED__ = .;
159 /*
160 * Memory page(s) mapped to this section will be marked
161 * as device memory. No other unexpected data must creep in.
162 * Ensure the rest of the current memory page is unused.
163 */
Roberto Vargasd93fde32018-04-11 11:53:31 +0100164 . = ALIGN(PAGE_SIZE);
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000165 __COHERENT_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100166 } >RAM
Soby Mathew2ae20432015-01-08 18:02:44 +0000167#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100168
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000169 __BL1_RAM_START__ = ADDR(.data);
170 __BL1_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100171
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000172 __DATA_ROM_START__ = LOADADDR(.data);
173 __DATA_SIZE__ = SIZEOF(.data);
Sandrine Bailleux6c2daed2016-06-15 13:53:50 +0100174
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100175 /*
176 * The .data section is the last PROGBITS section so its end marks the end
Sandrine Bailleux6c2daed2016-06-15 13:53:50 +0100177 * of BL1's actual content in Trusted ROM.
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100178 */
Sandrine Bailleux6c2daed2016-06-15 13:53:50 +0100179 __BL1_ROM_END__ = __DATA_ROM_START__ + __DATA_SIZE__;
180 ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
181 "BL1's ROM content has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100182
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000183 __BSS_SIZE__ = SIZEOF(.bss);
184
Soby Mathew2ae20432015-01-08 18:02:44 +0000185#if USE_COHERENT_MEM
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000186 __COHERENT_RAM_UNALIGNED_SIZE__ =
187 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
Soby Mathew2ae20432015-01-08 18:02:44 +0000188#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100189
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100190 ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100191}