blob: eb00ee71bc28981f05b9ec834d1c3905a130c871 [file] [log] [blame]
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001menu "MIPS architecture"
2 depends on MIPS
3
4config SYS_ARCH
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09005 default "mips"
6
Daniel Schwierzeck99e7af22014-10-26 14:14:07 +01007config SYS_CPU
Paul Burton32464372016-05-16 10:52:11 +01008 default "mips32" if CPU_MIPS32
9 default "mips64" if CPU_MIPS64
Daniel Schwierzeck99e7af22014-10-26 14:14:07 +010010
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090011choice
12 prompt "Target select"
Joe Hershbergerf0699602015-05-12 14:46:23 -050013 optional
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090014
15config TARGET_QEMU_MIPS
16 bool "Support qemu-mips"
Michal Simek84f3dec2018-07-23 15:55:13 +020017 select ROM_EXCEPTION_VECTORS
Daniel Schwierzecka4c242b2014-10-26 14:14:07 +010018 select SUPPORTS_BIG_ENDIAN
Daniel Schwierzeck256034d2014-10-26 14:14:07 +010019 select SUPPORTS_CPU_MIPS32_R1
20 select SUPPORTS_CPU_MIPS32_R2
Daniel Schwierzeck94384d12014-10-26 14:14:07 +010021 select SUPPORTS_CPU_MIPS64_R1
22 select SUPPORTS_CPU_MIPS64_R2
Michal Simek84f3dec2018-07-23 15:55:13 +020023 select SUPPORTS_LITTLE_ENDIAN
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090024
25config TARGET_MALTA
26 bool "Support malta"
Paul Burtona31a3df2016-05-17 07:43:28 +010027 select DM
28 select DM_SERIAL
Paul Burton8d6600b2016-01-29 13:54:52 +000029 select DYNAMIC_IO_PORT_BASE
Paul Burton59a4c8b2016-09-21 11:18:56 +010030 select MIPS_CM
Daniel Schwierzeck2cc9a772018-09-07 19:18:44 +020031 select MIPS_INSERT_BOOT_CONFIG
Michal Simek84f3dec2018-07-23 15:55:13 +020032 select MIPS_L1_CACHE_SHIFT_6
Paul Burton59a4c8b2016-09-21 11:18:56 +010033 select MIPS_L2_CACHE
Paul Burtona31a3df2016-05-17 07:43:28 +010034 select OF_CONTROL
35 select OF_ISA_BUS
Michal Simek84f3dec2018-07-23 15:55:13 +020036 select ROM_EXCEPTION_VECTORS
Daniel Schwierzecka4c242b2014-10-26 14:14:07 +010037 select SUPPORTS_BIG_ENDIAN
Daniel Schwierzeck256034d2014-10-26 14:14:07 +010038 select SUPPORTS_CPU_MIPS32_R1
39 select SUPPORTS_CPU_MIPS32_R2
Paul Burton1c10e0d2016-05-16 10:52:14 +010040 select SUPPORTS_CPU_MIPS32_R6
Paul Burton825cfbd2016-05-26 14:49:36 +010041 select SUPPORTS_CPU_MIPS64_R1
42 select SUPPORTS_CPU_MIPS64_R2
43 select SUPPORTS_CPU_MIPS64_R6
Michal Simek84f3dec2018-07-23 15:55:13 +020044 select SUPPORTS_LITTLE_ENDIAN
Daniel Schwierzeck7dca6862015-01-18 22:00:18 +010045 select SWAP_IO_SPACE
Michal Simek2e7c8192018-07-23 15:55:14 +020046 imply CMD_DM
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090047
48config TARGET_VCT
49 bool "Support vct"
Michal Simek84f3dec2018-07-23 15:55:13 +020050 select ROM_EXCEPTION_VECTORS
Daniel Schwierzecka4c242b2014-10-26 14:14:07 +010051 select SUPPORTS_BIG_ENDIAN
Daniel Schwierzeck256034d2014-10-26 14:14:07 +010052 select SUPPORTS_CPU_MIPS32_R1
53 select SUPPORTS_CPU_MIPS32_R2
Paul Burton6832bdc2015-01-29 01:28:02 +000054 select SYS_MIPS_CACHE_INIT_RAM_LOAD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090055
Wills Wang833a1a82016-03-16 16:59:52 +080056config ARCH_ATH79
57 bool "Support QCA/Atheros ath79"
Wills Wang833a1a82016-03-16 16:59:52 +080058 select DM
Michal Simek84f3dec2018-07-23 15:55:13 +020059 select OF_CONTROL
Michal Simek2e7c8192018-07-23 15:55:14 +020060 imply CMD_DM
Wills Wang833a1a82016-03-16 16:59:52 +080061
Gregory CLEMENTaf05ee52018-12-14 16:16:47 +010062config ARCH_MSCC
63 bool "Support MSCC VCore-III"
64 select OF_CONTROL
65 select DM
66
Álvaro Fernández Rojas98a97a82017-04-25 00:39:20 +020067config ARCH_BMIPS
68 bool "Support BMIPS SoCs"
Álvaro Fernández Rojas98a97a82017-04-25 00:39:20 +020069 select CLK
70 select CPU
Michal Simek84f3dec2018-07-23 15:55:13 +020071 select DM
72 select OF_CONTROL
Álvaro Fernández Rojas98a97a82017-04-25 00:39:20 +020073 select RAM
74 select SYSRESET
Michal Simek2e7c8192018-07-23 15:55:14 +020075 imply CMD_DM
Álvaro Fernández Rojas98a97a82017-04-25 00:39:20 +020076
developer89f051b2019-04-30 11:13:58 +080077config ARCH_MTMIPS
78 bool "Support MediaTek MIPS platforms"
developer591826e2019-09-25 17:45:43 +080079 select CLK
Stefan Roese65da15e2018-09-05 15:12:35 +020080 imply CMD_DM
81 select DISPLAY_CPUINFO
82 select DM
Stefan Roese8bbb6bf2018-10-09 08:59:09 +020083 imply DM_ETH
84 imply DM_GPIO
developer591826e2019-09-25 17:45:43 +080085 select DM_RESET
Stefan Roese65da15e2018-09-05 15:12:35 +020086 select DM_SERIAL
developer591826e2019-09-25 17:45:43 +080087 select PINCTRL
88 select PINMUX
89 select PINCONF
90 select RESET_MTMIPS
Stefan Roese65da15e2018-09-05 15:12:35 +020091 imply DM_SPI
92 imply DM_SPI_FLASH
Stefan Roese17679e42019-05-28 08:11:37 +020093 select LAST_STAGE_INIT
Stefan Roese65da15e2018-09-05 15:12:35 +020094 select MIPS_TUNE_24KC
95 select OF_CONTROL
96 select ROM_EXCEPTION_VECTORS
97 select SUPPORTS_CPU_MIPS32_R1
98 select SUPPORTS_CPU_MIPS32_R2
99 select SUPPORTS_LITTLE_ENDIAN
Stefan Roese845e0fd2018-08-16 15:27:32 +0200100 select SYSRESET
developer19d572e2020-04-21 09:28:47 +0200101 select SUPPORT_SPL
Stefan Roese65da15e2018-09-05 15:12:35 +0200102
Paul Burton96c68472018-12-16 19:25:22 -0300103config ARCH_JZ47XX
104 bool "Support Ingenic JZ47xx"
105 select SUPPORT_SPL
106 select OF_CONTROL
107 select DM
108
Purna Chandra Mandal825b3212016-01-28 15:30:10 +0530109config MACH_PIC32
110 bool "Support Microchip PIC32"
Purna Chandra Mandal825b3212016-01-28 15:30:10 +0530111 select DM
Michal Simek84f3dec2018-07-23 15:55:13 +0200112 select OF_CONTROL
Michal Simek2e7c8192018-07-23 15:55:14 +0200113 imply CMD_DM
Purna Chandra Mandal825b3212016-01-28 15:30:10 +0530114
Paul Burtonf5de32a2016-09-08 07:47:39 +0100115config TARGET_BOSTON
116 bool "Support Boston"
117 select DM
118 select DM_SERIAL
Paul Burtonf5de32a2016-09-08 07:47:39 +0100119 select MIPS_CM
120 select MIPS_L1_CACHE_SHIFT_6
121 select MIPS_L2_CACHE
Paul Burtona315bcd2017-04-30 21:22:42 +0200122 select OF_BOARD_SETUP
Michal Simek84f3dec2018-07-23 15:55:13 +0200123 select OF_CONTROL
124 select ROM_EXCEPTION_VECTORS
Paul Burtonf5de32a2016-09-08 07:47:39 +0100125 select SUPPORTS_BIG_ENDIAN
Paul Burtonf5de32a2016-09-08 07:47:39 +0100126 select SUPPORTS_CPU_MIPS32_R1
127 select SUPPORTS_CPU_MIPS32_R2
128 select SUPPORTS_CPU_MIPS32_R6
129 select SUPPORTS_CPU_MIPS64_R1
130 select SUPPORTS_CPU_MIPS64_R2
131 select SUPPORTS_CPU_MIPS64_R6
Michal Simek84f3dec2018-07-23 15:55:13 +0200132 select SUPPORTS_LITTLE_ENDIAN
Michal Simek2e7c8192018-07-23 15:55:14 +0200133 imply CMD_DM
Paul Burtonf5de32a2016-09-08 07:47:39 +0100134
Zubair Lutfullah Kakakhel1d153b32016-07-29 15:11:20 +0100135config TARGET_XILFPGA
136 bool "Support Imagination Xilfpga"
Zubair Lutfullah Kakakhel1d153b32016-07-29 15:11:20 +0100137 select DM
Zubair Lutfullah Kakakhel1d153b32016-07-29 15:11:20 +0100138 select DM_ETH
Michal Simek84f3dec2018-07-23 15:55:13 +0200139 select DM_GPIO
140 select DM_SERIAL
Zubair Lutfullah Kakakhel1d153b32016-07-29 15:11:20 +0100141 select MIPS_L1_CACHE_SHIFT_4
Michal Simek84f3dec2018-07-23 15:55:13 +0200142 select OF_CONTROL
Daniel Schwierzeck754cd052016-02-14 18:52:57 +0100143 select ROM_EXCEPTION_VECTORS
Michal Simek84f3dec2018-07-23 15:55:13 +0200144 select SUPPORTS_CPU_MIPS32_R1
145 select SUPPORTS_CPU_MIPS32_R2
146 select SUPPORTS_LITTLE_ENDIAN
Michal Simek2e7c8192018-07-23 15:55:14 +0200147 imply CMD_DM
Zubair Lutfullah Kakakhel1d153b32016-07-29 15:11:20 +0100148 help
149 This supports IMGTEC MIPSfpga platform
150
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900151endchoice
152
Paul Burtonf5de32a2016-09-08 07:47:39 +0100153source "board/imgtec/boston/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900154source "board/imgtec/malta/Kconfig"
Zubair Lutfullah Kakakhel1d153b32016-07-29 15:11:20 +0100155source "board/imgtec/xilfpga/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900156source "board/qemu-mips/Kconfig"
Wills Wang833a1a82016-03-16 16:59:52 +0800157source "arch/mips/mach-ath79/Kconfig"
Gregory CLEMENTaf05ee52018-12-14 16:16:47 +0100158source "arch/mips/mach-mscc/Kconfig"
Álvaro Fernández Rojas98a97a82017-04-25 00:39:20 +0200159source "arch/mips/mach-bmips/Kconfig"
Paul Burton96c68472018-12-16 19:25:22 -0300160source "arch/mips/mach-jz47xx/Kconfig"
Purna Chandra Mandal825b3212016-01-28 15:30:10 +0530161source "arch/mips/mach-pic32/Kconfig"
developer89f051b2019-04-30 11:13:58 +0800162source "arch/mips/mach-mtmips/Kconfig"
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900163
Daniel Schwierzecka4c242b2014-10-26 14:14:07 +0100164if MIPS
165
166choice
167 prompt "Endianness selection"
168 help
169 Some MIPS boards can be configured for either little or big endian
170 byte order. These modes require different U-Boot images. In general there
171 is one preferred byteorder for a particular system but some systems are
172 just as commonly used in the one or the other endianness.
173
174config SYS_BIG_ENDIAN
175 bool "Big endian"
176 depends on SUPPORTS_BIG_ENDIAN
177
178config SYS_LITTLE_ENDIAN
179 bool "Little endian"
180 depends on SUPPORTS_LITTLE_ENDIAN
181
182endchoice
183
Daniel Schwierzeck256034d2014-10-26 14:14:07 +0100184choice
185 prompt "CPU selection"
186 default CPU_MIPS32_R2
187
188config CPU_MIPS32_R1
189 bool "MIPS32 Release 1"
190 depends on SUPPORTS_CPU_MIPS32_R1
191 select 32BIT
192 help
Paul Burton55e29dd2016-05-16 10:52:12 +0100193 Choose this option to build an U-Boot for release 1 through 5 of the
Daniel Schwierzeck256034d2014-10-26 14:14:07 +0100194 MIPS32 architecture.
195
196config CPU_MIPS32_R2
197 bool "MIPS32 Release 2"
198 depends on SUPPORTS_CPU_MIPS32_R2
199 select 32BIT
200 help
Paul Burton55e29dd2016-05-16 10:52:12 +0100201 Choose this option to build an U-Boot for release 2 through 5 of the
Daniel Schwierzeck256034d2014-10-26 14:14:07 +0100202 MIPS32 architecture.
203
Paul Burton55e29dd2016-05-16 10:52:12 +0100204config CPU_MIPS32_R6
205 bool "MIPS32 Release 6"
206 depends on SUPPORTS_CPU_MIPS32_R6
207 select 32BIT
208 help
209 Choose this option to build an U-Boot for release 6 or later of the
210 MIPS32 architecture.
211
Daniel Schwierzeck256034d2014-10-26 14:14:07 +0100212config CPU_MIPS64_R1
213 bool "MIPS64 Release 1"
214 depends on SUPPORTS_CPU_MIPS64_R1
215 select 64BIT
216 help
Paul Burton55e29dd2016-05-16 10:52:12 +0100217 Choose this option to build a kernel for release 1 through 5 of the
Daniel Schwierzeck256034d2014-10-26 14:14:07 +0100218 MIPS64 architecture.
219
220config CPU_MIPS64_R2
221 bool "MIPS64 Release 2"
222 depends on SUPPORTS_CPU_MIPS64_R2
223 select 64BIT
224 help
Paul Burton55e29dd2016-05-16 10:52:12 +0100225 Choose this option to build a kernel for release 2 through 5 of the
226 MIPS64 architecture.
227
228config CPU_MIPS64_R6
229 bool "MIPS64 Release 6"
230 depends on SUPPORTS_CPU_MIPS64_R6
231 select 64BIT
232 help
233 Choose this option to build a kernel for release 6 or later of the
Daniel Schwierzeck256034d2014-10-26 14:14:07 +0100234 MIPS64 architecture.
235
236endchoice
237
Daniel Schwierzeck754cd052016-02-14 18:52:57 +0100238menu "General setup"
239
240config ROM_EXCEPTION_VECTORS
241 bool "Build U-Boot image with exception vectors"
242 help
243 Enable this to include exception vectors in the U-Boot image. This is
244 required if the U-Boot entry point is equal to the address of the
245 CPU reset exception vector (e.g. U-Boot as ROM loader in Qemu,
246 U-Boot booted from parallel NOR flash).
247 Disable this, if the U-Boot image is booted from DRAM (e.g. by SPL).
248 In that case the image size will be reduced by 0x500 bytes.
249
Paul Burton3d6864a2017-05-12 13:26:11 +0200250config MIPS_CM_BASE
251 hex "MIPS CM GCR Base Address"
252 depends on MIPS_CM
Paul Burtona6ac9652017-04-30 21:22:41 +0200253 default 0x16100000 if TARGET_BOSTON
Paul Burton3d6864a2017-05-12 13:26:11 +0200254 default 0x1fbf8000
255 help
256 The physical base address at which to map the MIPS Coherence Manager
257 Global Configuration Registers (GCRs). This should be set such that
258 the GCRs occupy a region of the physical address space which is
259 otherwise unused, or at minimum that software doesn't need to access.
260
Daniel Schwierzecke3b432d2018-09-07 19:02:05 +0200261config MIPS_CACHE_INDEX_BASE
262 hex "Index base address for cache initialisation"
263 default 0x80000000 if CPU_MIPS32
264 default 0xffffffff80000000 if CPU_MIPS64
265 help
266 This is the base address for a memory block, which is used for
267 initialising the cache lines. This is also the base address of a memory
268 block which is used for loading and filling cache lines when
269 SYS_MIPS_CACHE_INIT_RAM_LOAD is selected.
270 Normally this is CKSEG0. If the MIPS system needs to move this block
271 to some SRAM or ScratchPad RAM, adapt this option accordingly.
272
Daniel Schwierzeckc95e7f12020-07-12 00:45:57 +0200273config MIPS_CACHE_SETUP
274 bool "Allow generic start code to initialize and setup caches"
275 default n if SKIP_LOWLEVEL_INIT
276 default y
277 help
278 This allows the generic start code to invoke the generic initialization
279 of the CPU caches. Disabling this can be useful for RAM boot scenarios
280 (EJTAG, SPL payload) or for machines which don't need cache initialization
281 or which want to provide their own cache implementation.
282
283 If unsure, say yes.
284
285config MIPS_CACHE_DISABLE
286 bool "Allow generic start code to initially disable caches"
287 default n if SKIP_LOWLEVEL_INIT
288 default y
289 help
290 This allows the generic start code to initially disable the CPU caches
291 and run uncached until the caches are initialized and enabled. Disabling
292 this can be useful on machines which don't need cache initialization or
293 which want to provide their own cache implementation.
294
295 If unsure, say yes.
296
Daniel Schwierzeck80132862018-11-01 02:02:21 +0100297config MIPS_RELOCATION_TABLE_SIZE
298 hex "Relocation table size"
299 range 0x100 0x10000
300 default "0x8000"
301 ---help---
302 A table of relocation data will be appended to the U-Boot binary
303 and parsed in relocate_code() to fix up all offsets in the relocated
304 U-Boot.
305
306 This option allows the amount of space reserved for the table to be
307 adjusted in a range from 256 up to 64k. The default is 32k and should
308 be ok in most cases. Reduce this value to shrink the size of U-Boot
309 binary.
310
311 The build will fail and a valid size suggested if this is too small.
312
313 If unsure, leave at the default value.
314
developer5cbbd712020-04-21 09:28:25 +0200315config RESTORE_EXCEPTION_VECTOR_BASE
316 bool "Restore exception vector base before booting linux kernel"
317 default n
318 help
319 In U-Boot the exception vector base will be moved to top of memory,
320 to be used to display register dump when exception occurs.
321 But some old linux kernel does not honor the base set in CP0_EBASE.
322 A modified exception vector base will cause kernel crash.
323
324 This option will restore the exception vector base to its previous
325 value.
326
327 If unsure, say N.
328
329config OVERRIDE_EXCEPTION_VECTOR_BASE
330 bool "Override the exception vector base to be restored"
331 depends on RESTORE_EXCEPTION_VECTOR_BASE
332 default n
333 help
334 Enable this option if you want to use a different exception vector
335 base rather than the previously saved one.
336
337config NEW_EXCEPTION_VECTOR_BASE
338 hex "New exception vector base"
339 depends on OVERRIDE_EXCEPTION_VECTOR_BASE
340 range 0x80000000 0xbffff000
341 default 0x80000000
342 help
343 The exception vector base to be restored before booting linux kernel
344
developer01a28282020-04-21 09:28:33 +0200345config INIT_STACK_WITHOUT_MALLOC_F
346 bool "Do not reserve malloc space on initial stack"
347 default n
348 help
349 Enable this option if you don't want to reserve malloc space on
350 initial stack. This is useful if the initial stack can't hold large
351 malloc space. Platform should set the malloc_base later when DRAM is
352 ready to use.
353
354config SPL_INIT_STACK_WITHOUT_MALLOC_F
355 bool "Do not reserve malloc space on initial stack in SPL"
356 default n
357 help
358 Enable this option if you don't want to reserve malloc space on
359 initial stack. This is useful if the initial stack can't hold large
360 malloc space. Platform should set the malloc_base later when DRAM is
361 ready to use.
362
developer25678a02020-04-21 09:28:37 +0200363config SPL_LOADER_SUPPORT
364 bool
365 default n
366 help
367 Enable this option if you want to use SPL loaders without DM enabled.
368
Daniel Schwierzeck754cd052016-02-14 18:52:57 +0100369endmenu
370
Daniel Schwierzeckf9749fa2015-01-14 21:44:13 +0100371menu "OS boot interface"
372
373config MIPS_BOOT_CMDLINE_LEGACY
374 bool "Hand over legacy command line to Linux kernel"
375 default y
376 help
377 Enable this option if you want U-Boot to hand over the Yamon-style
378 command line to the kernel. All bootargs will be prepared as argc/argv
379 compatible list. The argument count (argc) is stored in register $a0.
380 The address of the argument list (argv) is stored in register $a1.
381
Daniel Schwierzeckc07dc602015-01-14 21:44:13 +0100382config MIPS_BOOT_ENV_LEGACY
383 bool "Hand over legacy environment to Linux kernel"
384 default y
385 help
386 Enable this option if you want U-Boot to hand over the Yamon-style
387 environment to the kernel. Information like memory size, initrd
388 address and size will be prepared as zero-terminated key/value list.
Robert P. J. Day8c60f922016-05-04 04:47:31 -0400389 The address of the environment is stored in register $a2.
Daniel Schwierzeckc07dc602015-01-14 21:44:13 +0100390
Daniel Schwierzeck8d7ff4d2015-01-14 21:44:13 +0100391config MIPS_BOOT_FDT
Daniel Schwierzeckd1b29d22015-02-22 16:58:30 +0100392 bool "Hand over a flattened device tree to Linux kernel"
Daniel Schwierzeck8d7ff4d2015-01-14 21:44:13 +0100393 default n
394 help
395 Enable this option if you want U-Boot to hand over a flattened
Daniel Schwierzeckd1b29d22015-02-22 16:58:30 +0100396 device tree to the kernel. According to UHI register $a0 will be set
397 to -2 and the FDT address is stored in $a1.
Daniel Schwierzeck8d7ff4d2015-01-14 21:44:13 +0100398
Daniel Schwierzeckf9749fa2015-01-14 21:44:13 +0100399endmenu
400
Daniel Schwierzecka4c242b2014-10-26 14:14:07 +0100401config SUPPORTS_BIG_ENDIAN
402 bool
403
404config SUPPORTS_LITTLE_ENDIAN
405 bool
406
Daniel Schwierzeck256034d2014-10-26 14:14:07 +0100407config SUPPORTS_CPU_MIPS32_R1
408 bool
409
410config SUPPORTS_CPU_MIPS32_R2
411 bool
412
Paul Burton55e29dd2016-05-16 10:52:12 +0100413config SUPPORTS_CPU_MIPS32_R6
414 bool
415
Daniel Schwierzeck256034d2014-10-26 14:14:07 +0100416config SUPPORTS_CPU_MIPS64_R1
417 bool
418
419config SUPPORTS_CPU_MIPS64_R2
420 bool
421
Paul Burton55e29dd2016-05-16 10:52:12 +0100422config SUPPORTS_CPU_MIPS64_R6
423 bool
424
Daniel Schwierzeckdfbad0f2015-01-18 21:59:35 +0100425config CPU_MIPS32
426 bool
Paul Burton55e29dd2016-05-16 10:52:12 +0100427 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6
Daniel Schwierzeckdfbad0f2015-01-18 21:59:35 +0100428
429config CPU_MIPS64
430 bool
Paul Burton55e29dd2016-05-16 10:52:12 +0100431 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6
Daniel Schwierzeckdfbad0f2015-01-18 21:59:35 +0100432
Daniel Schwierzeckaadd3322015-12-26 19:55:37 +0100433config MIPS_TUNE_4KC
434 bool
435
436config MIPS_TUNE_14KC
437 bool
438
439config MIPS_TUNE_24KC
440 bool
441
Daniel Schwierzeckc7661d52016-05-27 15:39:39 +0200442config MIPS_TUNE_34KC
443 bool
444
Marek Vasuta9c6e8b2016-05-06 20:10:33 +0200445config MIPS_TUNE_74KC
446 bool
447
Daniel Schwierzeck256034d2014-10-26 14:14:07 +0100448config 32BIT
449 bool
450
451config 64BIT
452 bool
453
Daniel Schwierzeck7dca6862015-01-18 22:00:18 +0100454config SWAP_IO_SPACE
455 bool
456
Paul Burton6832bdc2015-01-29 01:28:02 +0000457config SYS_MIPS_CACHE_INIT_RAM_LOAD
458 bool
459
Daniel Schwierzeck41dc35e2016-06-04 16:13:21 +0200460config MIPS_INIT_STACK_IN_SRAM
461 bool
462 default n
463 help
464 Select this if the initial stack frame could be setup in SRAM.
465 Normally the initial stack frame is set up in DRAM which is often
466 only available after lowlevel_init. With this option the initial
467 stack frame and the early C environment is set up before
468 lowlevel_init. Thus lowlevel_init does not need to be implemented
469 in assembler.
470
developereb7d3a22020-04-21 09:28:27 +0200471config MIPS_SRAM_INIT
472 bool
473 default n
474 depends on MIPS_INIT_STACK_IN_SRAM
475 help
476 Select this if the SRAM for initial stack needs to be initialized
477 before it can be used. If enabled, a function mips_sram_init() will
478 be called just before setup_stack_gd.
479
Paul Burton5e511422016-05-27 14:28:04 +0100480config SYS_DCACHE_SIZE
481 int
482 default 0
483 help
484 The total size of the L1 Dcache, if known at compile time.
485
Paul Burton62f13522016-05-27 14:28:05 +0100486config SYS_DCACHE_LINE_SIZE
Paul Burton79e49fd2016-06-09 13:09:52 +0100487 int
Paul Burton62f13522016-05-27 14:28:05 +0100488 default 0
489 help
490 The size of L1 Dcache lines, if known at compile time.
491
Paul Burton5e511422016-05-27 14:28:04 +0100492config SYS_ICACHE_SIZE
493 int
494 default 0
495 help
496 The total size of the L1 ICache, if known at compile time.
497
Paul Burton62f13522016-05-27 14:28:05 +0100498config SYS_ICACHE_LINE_SIZE
Paul Burton5e511422016-05-27 14:28:04 +0100499 int
500 default 0
501 help
Paul Burton62f13522016-05-27 14:28:05 +0100502 The size of L1 Icache lines, if known at compile time.
Paul Burton5e511422016-05-27 14:28:04 +0100503
Ramon Fried7e07e492019-06-10 21:05:26 +0300504config SYS_SCACHE_LINE_SIZE
505 int
506 default 0
507 help
508 The size of L2 cache lines, if known at compile time.
509
510
Paul Burton5e511422016-05-27 14:28:04 +0100511config SYS_CACHE_SIZE_AUTO
512 def_bool y if SYS_DCACHE_SIZE = 0 && SYS_ICACHE_SIZE = 0 && \
Ramon Fried7e07e492019-06-10 21:05:26 +0300513 SYS_DCACHE_LINE_SIZE = 0 && SYS_ICACHE_LINE_SIZE = 0 && \
514 SYS_SCACHE_LINE_SIZE = 0
Paul Burton5e511422016-05-27 14:28:04 +0100515 help
516 Select this (or let it be auto-selected by not defining any cache
517 sizes) in order to allow U-Boot to automatically detect the sizes
518 of caches at runtime. This has a small cost in code size & runtime
519 so if you know the cache configuration for your system at compile
520 time it would be beneficial to configure it.
521
Daniel Schwierzeck02ca55e2016-01-09 17:32:50 +0100522config MIPS_L1_CACHE_SHIFT_4
523 bool
524
525config MIPS_L1_CACHE_SHIFT_5
526 bool
527
528config MIPS_L1_CACHE_SHIFT_6
529 bool
530
531config MIPS_L1_CACHE_SHIFT_7
532 bool
533
534config MIPS_L1_CACHE_SHIFT
535 int
536 default "7" if MIPS_L1_CACHE_SHIFT_7
537 default "6" if MIPS_L1_CACHE_SHIFT_6
538 default "5" if MIPS_L1_CACHE_SHIFT_5
539 default "4" if MIPS_L1_CACHE_SHIFT_4
540 default "5"
541
Paul Burton81560782016-09-21 11:18:54 +0100542config MIPS_L2_CACHE
543 bool
544 help
545 Select this if your system includes an L2 cache and you want U-Boot
546 to initialise & maintain it.
547
Paul Burton8d6600b2016-01-29 13:54:52 +0000548config DYNAMIC_IO_PORT_BASE
549 bool
550
Paul Burton79ac1742016-09-21 11:18:53 +0100551config MIPS_CM
552 bool
553 help
554 Select this if your system contains a MIPS Coherence Manager and you
555 wish U-Boot to configure it or make use of it to retrieve system
556 information such as cache configuration.
557
Daniel Schwierzeck2cc9a772018-09-07 19:18:44 +0200558config MIPS_INSERT_BOOT_CONFIG
559 bool
560 default n
561 help
562 Enable this to insert some board-specific boot configuration in
563 the U-Boot binary at offset 0x10.
564
565config MIPS_BOOT_CONFIG_WORD0
566 hex
567 depends on MIPS_INSERT_BOOT_CONFIG
568 default 0x420 if TARGET_MALTA
569 default 0x0
570 help
571 Value which is inserted as boot config word 0.
572
573config MIPS_BOOT_CONFIG_WORD1
574 hex
575 depends on MIPS_INSERT_BOOT_CONFIG
576 default 0x0
577 help
578 Value which is inserted as boot config word 1.
579
Daniel Schwierzecka4c242b2014-10-26 14:14:07 +0100580endif
581
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900582endmenu