Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1 | menu "MIPS architecture" |
| 2 | depends on MIPS |
| 3 | |
| 4 | config SYS_ARCH |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 5 | default "mips" |
| 6 | |
Daniel Schwierzeck | 99e7af2 | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 7 | config SYS_CPU |
Paul Burton | 3246437 | 2016-05-16 10:52:11 +0100 | [diff] [blame] | 8 | default "mips32" if CPU_MIPS32 |
| 9 | default "mips64" if CPU_MIPS64 |
Daniel Schwierzeck | 99e7af2 | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 10 | |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 11 | choice |
| 12 | prompt "Target select" |
Joe Hershberger | f069960 | 2015-05-12 14:46:23 -0500 | [diff] [blame] | 13 | optional |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 14 | |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 15 | config TARGET_MALTA |
| 16 | bool "Support malta" |
Daniel Schwierzeck | ff21b84 | 2022-07-10 17:15:14 +0200 | [diff] [blame] | 17 | select HAS_FIXED_TIMER_FREQUENCY |
Daniel Schwierzeck | 45f78be | 2021-07-15 20:54:01 +0200 | [diff] [blame] | 18 | select BOARD_EARLY_INIT_R |
Paul Burton | a31a3df | 2016-05-17 07:43:28 +0100 | [diff] [blame] | 19 | select DM |
| 20 | select DM_SERIAL |
Simon Glass | 3933d29 | 2021-08-01 18:54:44 -0600 | [diff] [blame] | 21 | select PCI |
Paul Burton | 8d6600b | 2016-01-29 13:54:52 +0000 | [diff] [blame] | 22 | select DYNAMIC_IO_PORT_BASE |
Paul Burton | 59a4c8b | 2016-09-21 11:18:56 +0100 | [diff] [blame] | 23 | select MIPS_CM |
Daniel Schwierzeck | 2cc9a77 | 2018-09-07 19:18:44 +0200 | [diff] [blame] | 24 | select MIPS_INSERT_BOOT_CONFIG |
Tom Rini | 3ef67ae | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 25 | select SYS_CACHE_SHIFT_6 |
Paul Burton | 59a4c8b | 2016-09-21 11:18:56 +0100 | [diff] [blame] | 26 | select MIPS_L2_CACHE |
Paul Burton | a31a3df | 2016-05-17 07:43:28 +0100 | [diff] [blame] | 27 | select OF_CONTROL |
| 28 | select OF_ISA_BUS |
Daniel Schwierzeck | 45f78be | 2021-07-15 20:54:01 +0200 | [diff] [blame] | 29 | select PCI_MAP_SYSTEM_MEMORY |
Michal Simek | 84f3dec | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 30 | select ROM_EXCEPTION_VECTORS |
Daniel Schwierzeck | a4c242b | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 31 | select SUPPORTS_BIG_ENDIAN |
Daniel Schwierzeck | 256034d | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 32 | select SUPPORTS_CPU_MIPS32_R1 |
| 33 | select SUPPORTS_CPU_MIPS32_R2 |
Paul Burton | 1c10e0d | 2016-05-16 10:52:14 +0100 | [diff] [blame] | 34 | select SUPPORTS_CPU_MIPS32_R6 |
Paul Burton | 825cfbd | 2016-05-26 14:49:36 +0100 | [diff] [blame] | 35 | select SUPPORTS_CPU_MIPS64_R1 |
| 36 | select SUPPORTS_CPU_MIPS64_R2 |
| 37 | select SUPPORTS_CPU_MIPS64_R6 |
Michal Simek | 84f3dec | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 38 | select SUPPORTS_LITTLE_ENDIAN |
Daniel Schwierzeck | 7dca686 | 2015-01-18 22:00:18 +0100 | [diff] [blame] | 39 | select SWAP_IO_SPACE |
Michal Simek | 2e7c819 | 2018-07-23 15:55:14 +0200 | [diff] [blame] | 40 | imply CMD_DM |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 41 | |
Wills Wang | 833a1a8 | 2016-03-16 16:59:52 +0800 | [diff] [blame] | 42 | config ARCH_ATH79 |
| 43 | bool "Support QCA/Atheros ath79" |
Daniel Schwierzeck | ff21b84 | 2022-07-10 17:15:14 +0200 | [diff] [blame] | 44 | select HAS_FIXED_TIMER_FREQUENCY |
Wills Wang | 833a1a8 | 2016-03-16 16:59:52 +0800 | [diff] [blame] | 45 | select DM |
Michal Simek | 84f3dec | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 46 | select OF_CONTROL |
Michal Simek | 2e7c819 | 2018-07-23 15:55:14 +0200 | [diff] [blame] | 47 | imply CMD_DM |
Wills Wang | 833a1a8 | 2016-03-16 16:59:52 +0800 | [diff] [blame] | 48 | |
Gregory CLEMENT | af05ee5 | 2018-12-14 16:16:47 +0100 | [diff] [blame] | 49 | config ARCH_MSCC |
| 50 | bool "Support MSCC VCore-III" |
Daniel Schwierzeck | ff21b84 | 2022-07-10 17:15:14 +0200 | [diff] [blame] | 51 | select HAS_FIXED_TIMER_FREQUENCY |
Gregory CLEMENT | af05ee5 | 2018-12-14 16:16:47 +0100 | [diff] [blame] | 52 | select OF_CONTROL |
| 53 | select DM |
| 54 | |
Álvaro Fernández Rojas | 98a97a8 | 2017-04-25 00:39:20 +0200 | [diff] [blame] | 55 | config ARCH_BMIPS |
| 56 | bool "Support BMIPS SoCs" |
Daniel Schwierzeck | ff21b84 | 2022-07-10 17:15:14 +0200 | [diff] [blame] | 57 | select HAS_FIXED_TIMER_FREQUENCY |
Álvaro Fernández Rojas | 98a97a8 | 2017-04-25 00:39:20 +0200 | [diff] [blame] | 58 | select CLK |
| 59 | select CPU |
Michal Simek | 84f3dec | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 60 | select DM |
| 61 | select OF_CONTROL |
Álvaro Fernández Rojas | 98a97a8 | 2017-04-25 00:39:20 +0200 | [diff] [blame] | 62 | select RAM |
| 63 | select SYSRESET |
Michal Simek | 2e7c819 | 2018-07-23 15:55:14 +0200 | [diff] [blame] | 64 | imply CMD_DM |
Álvaro Fernández Rojas | 98a97a8 | 2017-04-25 00:39:20 +0200 | [diff] [blame] | 65 | |
developer | 89f051b | 2019-04-30 11:13:58 +0800 | [diff] [blame] | 66 | config ARCH_MTMIPS |
| 67 | bool "Support MediaTek MIPS platforms" |
Daniel Schwierzeck | ff21b84 | 2022-07-10 17:15:14 +0200 | [diff] [blame] | 68 | select HAS_FIXED_TIMER_FREQUENCY |
developer | 591826e | 2019-09-25 17:45:43 +0800 | [diff] [blame] | 69 | select CLK |
Stefan Roese | 65da15e | 2018-09-05 15:12:35 +0200 | [diff] [blame] | 70 | imply CMD_DM |
| 71 | select DISPLAY_CPUINFO |
| 72 | select DM |
Stefan Roese | 8bbb6bf | 2018-10-09 08:59:09 +0200 | [diff] [blame] | 73 | imply DM_GPIO |
developer | 591826e | 2019-09-25 17:45:43 +0800 | [diff] [blame] | 74 | select DM_RESET |
Stefan Roese | 65da15e | 2018-09-05 15:12:35 +0200 | [diff] [blame] | 75 | select DM_SERIAL |
developer | 591826e | 2019-09-25 17:45:43 +0800 | [diff] [blame] | 76 | select PINCTRL |
| 77 | select PINMUX |
| 78 | select PINCONF |
| 79 | select RESET_MTMIPS |
Tom Rini | ddb1ec1 | 2024-01-10 13:46:10 -0500 | [diff] [blame^] | 80 | imply MTD |
Stefan Roese | 65da15e | 2018-09-05 15:12:35 +0200 | [diff] [blame] | 81 | imply DM_SPI |
| 82 | imply DM_SPI_FLASH |
Stefan Roese | 17679e4 | 2019-05-28 08:11:37 +0200 | [diff] [blame] | 83 | select LAST_STAGE_INIT |
Stefan Roese | 65da15e | 2018-09-05 15:12:35 +0200 | [diff] [blame] | 84 | select MIPS_TUNE_24KC |
| 85 | select OF_CONTROL |
| 86 | select ROM_EXCEPTION_VECTORS |
| 87 | select SUPPORTS_CPU_MIPS32_R1 |
| 88 | select SUPPORTS_CPU_MIPS32_R2 |
| 89 | select SUPPORTS_LITTLE_ENDIAN |
developer | 19d572e | 2020-04-21 09:28:47 +0200 | [diff] [blame] | 90 | select SUPPORT_SPL |
Stefan Roese | 65da15e | 2018-09-05 15:12:35 +0200 | [diff] [blame] | 91 | |
Paul Burton | 96c6847 | 2018-12-16 19:25:22 -0300 | [diff] [blame] | 92 | config ARCH_JZ47XX |
| 93 | bool "Support Ingenic JZ47xx" |
| 94 | select SUPPORT_SPL |
Daniel Schwierzeck | ff21b84 | 2022-07-10 17:15:14 +0200 | [diff] [blame] | 95 | select HAS_FIXED_TIMER_FREQUENCY |
Paul Burton | 96c6847 | 2018-12-16 19:25:22 -0300 | [diff] [blame] | 96 | select OF_CONTROL |
| 97 | select DM |
| 98 | |
Aaron Williams | b2ea818 | 2020-06-30 12:08:56 +0200 | [diff] [blame] | 99 | config ARCH_OCTEON |
| 100 | bool "Support Marvell Octeon CN7xxx platforms" |
Stefan Roese | 59735ef | 2022-04-07 09:11:46 +0200 | [diff] [blame] | 101 | select ARCH_EARLY_INIT_R |
Aaron Williams | b2ea818 | 2020-06-30 12:08:56 +0200 | [diff] [blame] | 102 | select CPU_CAVIUM_OCTEON |
| 103 | select DISPLAY_CPUINFO |
| 104 | select DMA_ADDR_T_64BIT |
| 105 | select DM |
Stefan Roese | 67b9edb | 2020-07-30 13:56:21 +0200 | [diff] [blame] | 106 | select DM_GPIO |
| 107 | select DM_I2C |
| 108 | select DM_SERIAL |
| 109 | select DM_SPI |
Aaron Williams | b2ea818 | 2020-06-30 12:08:56 +0200 | [diff] [blame] | 110 | select MIPS_L2_CACHE |
Stefan Roese | 15ba802 | 2020-06-30 12:33:17 +0200 | [diff] [blame] | 111 | select MIPS_MACH_EARLY_INIT |
Aaron Williams | b2ea818 | 2020-06-30 12:08:56 +0200 | [diff] [blame] | 112 | select MIPS_TUNE_OCTEON3 |
Tom Rini | ddb1ec1 | 2024-01-10 13:46:10 -0500 | [diff] [blame^] | 113 | select MTD |
Aaron Williams | b2ea818 | 2020-06-30 12:08:56 +0200 | [diff] [blame] | 114 | select ROM_EXCEPTION_VECTORS |
| 115 | select SUPPORTS_BIG_ENDIAN |
| 116 | select SUPPORTS_CPU_MIPS64_OCTEON |
| 117 | select PHYS_64BIT |
| 118 | select OF_CONTROL |
| 119 | select OF_LIVE |
| 120 | imply CMD_DM |
| 121 | |
Purna Chandra Mandal | 825b321 | 2016-01-28 15:30:10 +0530 | [diff] [blame] | 122 | config MACH_PIC32 |
| 123 | bool "Support Microchip PIC32" |
Daniel Schwierzeck | ff21b84 | 2022-07-10 17:15:14 +0200 | [diff] [blame] | 124 | select HAS_FIXED_TIMER_FREQUENCY |
Purna Chandra Mandal | 825b321 | 2016-01-28 15:30:10 +0530 | [diff] [blame] | 125 | select DM |
Tom Rini | 7d3684a | 2023-01-16 15:46:49 -0500 | [diff] [blame] | 126 | select DM_EVENT |
Michal Simek | 84f3dec | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 127 | select OF_CONTROL |
Michal Simek | 2e7c819 | 2018-07-23 15:55:14 +0200 | [diff] [blame] | 128 | imply CMD_DM |
Purna Chandra Mandal | 825b321 | 2016-01-28 15:30:10 +0530 | [diff] [blame] | 129 | |
Paul Burton | f5de32a | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 130 | config TARGET_BOSTON |
| 131 | bool "Support Boston" |
Daniel Schwierzeck | ff21b84 | 2022-07-10 17:15:14 +0200 | [diff] [blame] | 132 | select HAS_FIXED_TIMER_FREQUENCY |
Paul Burton | f5de32a | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 133 | select DM |
| 134 | select DM_SERIAL |
Paul Burton | f5de32a | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 135 | select MIPS_CM |
Tom Rini | 3ef67ae | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 136 | select SYS_CACHE_SHIFT_6 |
Paul Burton | f5de32a | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 137 | select MIPS_L2_CACHE |
Paul Burton | a315bcd | 2017-04-30 21:22:42 +0200 | [diff] [blame] | 138 | select OF_BOARD_SETUP |
Michal Simek | 84f3dec | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 139 | select OF_CONTROL |
| 140 | select ROM_EXCEPTION_VECTORS |
Paul Burton | f5de32a | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 141 | select SUPPORTS_BIG_ENDIAN |
Paul Burton | f5de32a | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 142 | select SUPPORTS_CPU_MIPS32_R1 |
| 143 | select SUPPORTS_CPU_MIPS32_R2 |
| 144 | select SUPPORTS_CPU_MIPS32_R6 |
| 145 | select SUPPORTS_CPU_MIPS64_R1 |
| 146 | select SUPPORTS_CPU_MIPS64_R2 |
| 147 | select SUPPORTS_CPU_MIPS64_R6 |
Michal Simek | 84f3dec | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 148 | select SUPPORTS_LITTLE_ENDIAN |
Michal Simek | 2e7c819 | 2018-07-23 15:55:14 +0200 | [diff] [blame] | 149 | imply CMD_DM |
Paul Burton | f5de32a | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 150 | |
Zubair Lutfullah Kakakhel | 1d153b3 | 2016-07-29 15:11:20 +0100 | [diff] [blame] | 151 | config TARGET_XILFPGA |
| 152 | bool "Support Imagination Xilfpga" |
Daniel Schwierzeck | ff21b84 | 2022-07-10 17:15:14 +0200 | [diff] [blame] | 153 | select HAS_FIXED_TIMER_FREQUENCY |
Zubair Lutfullah Kakakhel | 1d153b3 | 2016-07-29 15:11:20 +0100 | [diff] [blame] | 154 | select DM |
Michal Simek | 84f3dec | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 155 | select DM_GPIO |
| 156 | select DM_SERIAL |
Tom Rini | 3ef67ae | 2021-08-26 11:47:59 -0400 | [diff] [blame] | 157 | select SYS_CACHE_SHIFT_4 |
Michal Simek | 84f3dec | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 158 | select OF_CONTROL |
Daniel Schwierzeck | 754cd05 | 2016-02-14 18:52:57 +0100 | [diff] [blame] | 159 | select ROM_EXCEPTION_VECTORS |
Michal Simek | 84f3dec | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 160 | select SUPPORTS_CPU_MIPS32_R1 |
| 161 | select SUPPORTS_CPU_MIPS32_R2 |
| 162 | select SUPPORTS_LITTLE_ENDIAN |
Michal Simek | 2e7c819 | 2018-07-23 15:55:14 +0200 | [diff] [blame] | 163 | imply CMD_DM |
Zubair Lutfullah Kakakhel | 1d153b3 | 2016-07-29 15:11:20 +0100 | [diff] [blame] | 164 | help |
| 165 | This supports IMGTEC MIPSfpga platform |
| 166 | |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 167 | endchoice |
| 168 | |
Paul Burton | f5de32a | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 169 | source "board/imgtec/boston/Kconfig" |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 170 | source "board/imgtec/malta/Kconfig" |
Zubair Lutfullah Kakakhel | 1d153b3 | 2016-07-29 15:11:20 +0100 | [diff] [blame] | 171 | source "board/imgtec/xilfpga/Kconfig" |
Wills Wang | 833a1a8 | 2016-03-16 16:59:52 +0800 | [diff] [blame] | 172 | source "arch/mips/mach-ath79/Kconfig" |
Gregory CLEMENT | af05ee5 | 2018-12-14 16:16:47 +0100 | [diff] [blame] | 173 | source "arch/mips/mach-mscc/Kconfig" |
Álvaro Fernández Rojas | 98a97a8 | 2017-04-25 00:39:20 +0200 | [diff] [blame] | 174 | source "arch/mips/mach-bmips/Kconfig" |
Paul Burton | 96c6847 | 2018-12-16 19:25:22 -0300 | [diff] [blame] | 175 | source "arch/mips/mach-jz47xx/Kconfig" |
Purna Chandra Mandal | 825b321 | 2016-01-28 15:30:10 +0530 | [diff] [blame] | 176 | source "arch/mips/mach-pic32/Kconfig" |
developer | 89f051b | 2019-04-30 11:13:58 +0800 | [diff] [blame] | 177 | source "arch/mips/mach-mtmips/Kconfig" |
Aaron Williams | b2ea818 | 2020-06-30 12:08:56 +0200 | [diff] [blame] | 178 | source "arch/mips/mach-octeon/Kconfig" |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 179 | |
Daniel Schwierzeck | a4c242b | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 180 | if MIPS |
| 181 | |
| 182 | choice |
Daniel Schwierzeck | 256034d | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 183 | prompt "CPU selection" |
| 184 | default CPU_MIPS32_R2 |
| 185 | |
| 186 | config CPU_MIPS32_R1 |
| 187 | bool "MIPS32 Release 1" |
| 188 | depends on SUPPORTS_CPU_MIPS32_R1 |
| 189 | select 32BIT |
| 190 | help |
Paul Burton | 55e29dd | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 191 | Choose this option to build an U-Boot for release 1 through 5 of the |
Daniel Schwierzeck | 256034d | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 192 | MIPS32 architecture. |
| 193 | |
| 194 | config CPU_MIPS32_R2 |
| 195 | bool "MIPS32 Release 2" |
| 196 | depends on SUPPORTS_CPU_MIPS32_R2 |
| 197 | select 32BIT |
| 198 | help |
Paul Burton | 55e29dd | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 199 | Choose this option to build an U-Boot for release 2 through 5 of the |
Daniel Schwierzeck | 256034d | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 200 | MIPS32 architecture. |
| 201 | |
Paul Burton | 55e29dd | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 202 | config CPU_MIPS32_R6 |
| 203 | bool "MIPS32 Release 6" |
| 204 | depends on SUPPORTS_CPU_MIPS32_R6 |
| 205 | select 32BIT |
| 206 | help |
| 207 | Choose this option to build an U-Boot for release 6 or later of the |
| 208 | MIPS32 architecture. |
| 209 | |
Daniel Schwierzeck | 256034d | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 210 | config CPU_MIPS64_R1 |
| 211 | bool "MIPS64 Release 1" |
| 212 | depends on SUPPORTS_CPU_MIPS64_R1 |
| 213 | select 64BIT |
| 214 | help |
Paul Burton | 55e29dd | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 215 | Choose this option to build a kernel for release 1 through 5 of the |
Daniel Schwierzeck | 256034d | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 216 | MIPS64 architecture. |
| 217 | |
| 218 | config CPU_MIPS64_R2 |
| 219 | bool "MIPS64 Release 2" |
| 220 | depends on SUPPORTS_CPU_MIPS64_R2 |
| 221 | select 64BIT |
| 222 | help |
Paul Burton | 55e29dd | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 223 | Choose this option to build a kernel for release 2 through 5 of the |
| 224 | MIPS64 architecture. |
| 225 | |
| 226 | config CPU_MIPS64_R6 |
| 227 | bool "MIPS64 Release 6" |
| 228 | depends on SUPPORTS_CPU_MIPS64_R6 |
| 229 | select 64BIT |
| 230 | help |
| 231 | Choose this option to build a kernel for release 6 or later of the |
Daniel Schwierzeck | 256034d | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 232 | MIPS64 architecture. |
| 233 | |
Aaron Williams | b2ea818 | 2020-06-30 12:08:56 +0200 | [diff] [blame] | 234 | config CPU_MIPS64_OCTEON |
| 235 | bool "Marvell Octeon series of CPUs" |
| 236 | depends on SUPPORTS_CPU_MIPS64_OCTEON |
| 237 | select 64BIT |
| 238 | help |
| 239 | Choose this option for Marvell Octeon CPUs. These CPUs are between |
| 240 | MIPS64 R5 and R6 with other extensions. |
| 241 | |
Daniel Schwierzeck | 256034d | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 242 | endchoice |
| 243 | |
Daniel Schwierzeck | 754cd05 | 2016-02-14 18:52:57 +0100 | [diff] [blame] | 244 | menu "General setup" |
| 245 | |
| 246 | config ROM_EXCEPTION_VECTORS |
| 247 | bool "Build U-Boot image with exception vectors" |
| 248 | help |
| 249 | Enable this to include exception vectors in the U-Boot image. This is |
| 250 | required if the U-Boot entry point is equal to the address of the |
| 251 | CPU reset exception vector (e.g. U-Boot as ROM loader in Qemu, |
| 252 | U-Boot booted from parallel NOR flash). |
| 253 | Disable this, if the U-Boot image is booted from DRAM (e.g. by SPL). |
| 254 | In that case the image size will be reduced by 0x500 bytes. |
| 255 | |
Daniel Schwierzeck | ff21b84 | 2022-07-10 17:15:14 +0200 | [diff] [blame] | 256 | config SYS_MIPS_TIMER_FREQ |
| 257 | int "Fixed MIPS CPU timer frequency in Hz" |
| 258 | depends on HAS_FIXED_TIMER_FREQUENCY |
| 259 | help |
| 260 | Configures a fixed CPU timer frequency. |
| 261 | |
Paul Burton | 3d6864a | 2017-05-12 13:26:11 +0200 | [diff] [blame] | 262 | config MIPS_CM_BASE |
| 263 | hex "MIPS CM GCR Base Address" |
| 264 | depends on MIPS_CM |
Paul Burton | a6ac965 | 2017-04-30 21:22:41 +0200 | [diff] [blame] | 265 | default 0x16100000 if TARGET_BOSTON |
Paul Burton | 3d6864a | 2017-05-12 13:26:11 +0200 | [diff] [blame] | 266 | default 0x1fbf8000 |
| 267 | help |
| 268 | The physical base address at which to map the MIPS Coherence Manager |
| 269 | Global Configuration Registers (GCRs). This should be set such that |
| 270 | the GCRs occupy a region of the physical address space which is |
| 271 | otherwise unused, or at minimum that software doesn't need to access. |
| 272 | |
Daniel Schwierzeck | e3b432d | 2018-09-07 19:02:05 +0200 | [diff] [blame] | 273 | config MIPS_CACHE_INDEX_BASE |
| 274 | hex "Index base address for cache initialisation" |
| 275 | default 0x80000000 if CPU_MIPS32 |
| 276 | default 0xffffffff80000000 if CPU_MIPS64 |
| 277 | help |
| 278 | This is the base address for a memory block, which is used for |
| 279 | initialising the cache lines. This is also the base address of a memory |
| 280 | block which is used for loading and filling cache lines when |
| 281 | SYS_MIPS_CACHE_INIT_RAM_LOAD is selected. |
| 282 | Normally this is CKSEG0. If the MIPS system needs to move this block |
| 283 | to some SRAM or ScratchPad RAM, adapt this option accordingly. |
| 284 | |
Stefan Roese | c6f54b4 | 2020-06-30 12:33:16 +0200 | [diff] [blame] | 285 | config MIPS_MACH_EARLY_INIT |
| 286 | bool "Enable mach specific very early init code" |
| 287 | help |
| 288 | Use this to enable the call to mips_mach_early_init() very early |
| 289 | from start.S. This function can be used e.g. to do some very early |
| 290 | CPU / SoC intitialization or image copying. Its called very early |
| 291 | and at this stage the PC might not match the linking address |
| 292 | (CONFIG_TEXT_BASE) - no absolute jump done until this call. |
| 293 | |
Daniel Schwierzeck | c95e7f1 | 2020-07-12 00:45:57 +0200 | [diff] [blame] | 294 | config MIPS_CACHE_SETUP |
| 295 | bool "Allow generic start code to initialize and setup caches" |
| 296 | default n if SKIP_LOWLEVEL_INIT |
| 297 | default y |
| 298 | help |
| 299 | This allows the generic start code to invoke the generic initialization |
| 300 | of the CPU caches. Disabling this can be useful for RAM boot scenarios |
| 301 | (EJTAG, SPL payload) or for machines which don't need cache initialization |
| 302 | or which want to provide their own cache implementation. |
| 303 | |
| 304 | If unsure, say yes. |
| 305 | |
| 306 | config MIPS_CACHE_DISABLE |
| 307 | bool "Allow generic start code to initially disable caches" |
| 308 | default n if SKIP_LOWLEVEL_INIT |
| 309 | default y |
| 310 | help |
| 311 | This allows the generic start code to initially disable the CPU caches |
| 312 | and run uncached until the caches are initialized and enabled. Disabling |
| 313 | this can be useful on machines which don't need cache initialization or |
| 314 | which want to provide their own cache implementation. |
| 315 | |
| 316 | If unsure, say yes. |
| 317 | |
Daniel Schwierzeck | 8013286 | 2018-11-01 02:02:21 +0100 | [diff] [blame] | 318 | config MIPS_RELOCATION_TABLE_SIZE |
| 319 | hex "Relocation table size" |
| 320 | range 0x100 0x10000 |
| 321 | default "0x8000" |
| 322 | ---help--- |
| 323 | A table of relocation data will be appended to the U-Boot binary |
| 324 | and parsed in relocate_code() to fix up all offsets in the relocated |
| 325 | U-Boot. |
| 326 | |
| 327 | This option allows the amount of space reserved for the table to be |
| 328 | adjusted in a range from 256 up to 64k. The default is 32k and should |
| 329 | be ok in most cases. Reduce this value to shrink the size of U-Boot |
| 330 | binary. |
| 331 | |
| 332 | The build will fail and a valid size suggested if this is too small. |
| 333 | |
| 334 | If unsure, leave at the default value. |
| 335 | |
developer | 5cbbd71 | 2020-04-21 09:28:25 +0200 | [diff] [blame] | 336 | config RESTORE_EXCEPTION_VECTOR_BASE |
| 337 | bool "Restore exception vector base before booting linux kernel" |
developer | 5cbbd71 | 2020-04-21 09:28:25 +0200 | [diff] [blame] | 338 | help |
| 339 | In U-Boot the exception vector base will be moved to top of memory, |
| 340 | to be used to display register dump when exception occurs. |
| 341 | But some old linux kernel does not honor the base set in CP0_EBASE. |
| 342 | A modified exception vector base will cause kernel crash. |
| 343 | |
| 344 | This option will restore the exception vector base to its previous |
| 345 | value. |
| 346 | |
| 347 | If unsure, say N. |
| 348 | |
| 349 | config OVERRIDE_EXCEPTION_VECTOR_BASE |
| 350 | bool "Override the exception vector base to be restored" |
| 351 | depends on RESTORE_EXCEPTION_VECTOR_BASE |
developer | 5cbbd71 | 2020-04-21 09:28:25 +0200 | [diff] [blame] | 352 | help |
| 353 | Enable this option if you want to use a different exception vector |
| 354 | base rather than the previously saved one. |
| 355 | |
| 356 | config NEW_EXCEPTION_VECTOR_BASE |
| 357 | hex "New exception vector base" |
| 358 | depends on OVERRIDE_EXCEPTION_VECTOR_BASE |
| 359 | range 0x80000000 0xbffff000 |
| 360 | default 0x80000000 |
| 361 | help |
| 362 | The exception vector base to be restored before booting linux kernel |
| 363 | |
developer | 01a2828 | 2020-04-21 09:28:33 +0200 | [diff] [blame] | 364 | config INIT_STACK_WITHOUT_MALLOC_F |
| 365 | bool "Do not reserve malloc space on initial stack" |
developer | 01a2828 | 2020-04-21 09:28:33 +0200 | [diff] [blame] | 366 | help |
| 367 | Enable this option if you don't want to reserve malloc space on |
| 368 | initial stack. This is useful if the initial stack can't hold large |
| 369 | malloc space. Platform should set the malloc_base later when DRAM is |
| 370 | ready to use. |
| 371 | |
| 372 | config SPL_INIT_STACK_WITHOUT_MALLOC_F |
| 373 | bool "Do not reserve malloc space on initial stack in SPL" |
developer | 01a2828 | 2020-04-21 09:28:33 +0200 | [diff] [blame] | 374 | help |
| 375 | Enable this option if you don't want to reserve malloc space on |
| 376 | initial stack. This is useful if the initial stack can't hold large |
| 377 | malloc space. Platform should set the malloc_base later when DRAM is |
| 378 | ready to use. |
| 379 | |
developer | 25678a0 | 2020-04-21 09:28:37 +0200 | [diff] [blame] | 380 | config SPL_LOADER_SUPPORT |
| 381 | bool |
developer | 25678a0 | 2020-04-21 09:28:37 +0200 | [diff] [blame] | 382 | help |
| 383 | Enable this option if you want to use SPL loaders without DM enabled. |
| 384 | |
Daniel Schwierzeck | 754cd05 | 2016-02-14 18:52:57 +0100 | [diff] [blame] | 385 | endmenu |
| 386 | |
Daniel Schwierzeck | f9749fa | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 387 | menu "OS boot interface" |
| 388 | |
| 389 | config MIPS_BOOT_CMDLINE_LEGACY |
| 390 | bool "Hand over legacy command line to Linux kernel" |
| 391 | default y |
| 392 | help |
| 393 | Enable this option if you want U-Boot to hand over the Yamon-style |
| 394 | command line to the kernel. All bootargs will be prepared as argc/argv |
| 395 | compatible list. The argument count (argc) is stored in register $a0. |
| 396 | The address of the argument list (argv) is stored in register $a1. |
| 397 | |
Daniel Schwierzeck | c07dc60 | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 398 | config MIPS_BOOT_ENV_LEGACY |
| 399 | bool "Hand over legacy environment to Linux kernel" |
| 400 | default y |
| 401 | help |
| 402 | Enable this option if you want U-Boot to hand over the Yamon-style |
| 403 | environment to the kernel. Information like memory size, initrd |
| 404 | address and size will be prepared as zero-terminated key/value list. |
Robert P. J. Day | 8c60f92 | 2016-05-04 04:47:31 -0400 | [diff] [blame] | 405 | The address of the environment is stored in register $a2. |
Daniel Schwierzeck | c07dc60 | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 406 | |
Daniel Schwierzeck | 8d7ff4d | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 407 | config MIPS_BOOT_FDT |
Daniel Schwierzeck | d1b29d2 | 2015-02-22 16:58:30 +0100 | [diff] [blame] | 408 | bool "Hand over a flattened device tree to Linux kernel" |
Daniel Schwierzeck | 8d7ff4d | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 409 | help |
| 410 | Enable this option if you want U-Boot to hand over a flattened |
Daniel Schwierzeck | d1b29d2 | 2015-02-22 16:58:30 +0100 | [diff] [blame] | 411 | device tree to the kernel. According to UHI register $a0 will be set |
| 412 | to -2 and the FDT address is stored in $a1. |
Daniel Schwierzeck | 8d7ff4d | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 413 | |
Daniel Schwierzeck | f9749fa | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 414 | endmenu |
| 415 | |
Daniel Schwierzeck | a4c242b | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 416 | config SUPPORTS_BIG_ENDIAN |
| 417 | bool |
| 418 | |
| 419 | config SUPPORTS_LITTLE_ENDIAN |
| 420 | bool |
| 421 | |
Daniel Schwierzeck | 256034d | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 422 | config SUPPORTS_CPU_MIPS32_R1 |
| 423 | bool |
| 424 | |
| 425 | config SUPPORTS_CPU_MIPS32_R2 |
| 426 | bool |
| 427 | |
Paul Burton | 55e29dd | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 428 | config SUPPORTS_CPU_MIPS32_R6 |
| 429 | bool |
| 430 | |
Daniel Schwierzeck | 256034d | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 431 | config SUPPORTS_CPU_MIPS64_R1 |
| 432 | bool |
| 433 | |
| 434 | config SUPPORTS_CPU_MIPS64_R2 |
| 435 | bool |
| 436 | |
Paul Burton | 55e29dd | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 437 | config SUPPORTS_CPU_MIPS64_R6 |
| 438 | bool |
| 439 | |
Aaron Williams | b2ea818 | 2020-06-30 12:08:56 +0200 | [diff] [blame] | 440 | config SUPPORTS_CPU_MIPS64_OCTEON |
| 441 | bool |
| 442 | |
Daniel Schwierzeck | ff21b84 | 2022-07-10 17:15:14 +0200 | [diff] [blame] | 443 | config HAS_FIXED_TIMER_FREQUENCY |
| 444 | bool |
| 445 | |
Aaron Williams | b2ea818 | 2020-06-30 12:08:56 +0200 | [diff] [blame] | 446 | config CPU_CAVIUM_OCTEON |
| 447 | bool |
| 448 | |
Daniel Schwierzeck | dfbad0f | 2015-01-18 21:59:35 +0100 | [diff] [blame] | 449 | config CPU_MIPS32 |
| 450 | bool |
Paul Burton | 55e29dd | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 451 | default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6 |
Daniel Schwierzeck | dfbad0f | 2015-01-18 21:59:35 +0100 | [diff] [blame] | 452 | |
| 453 | config CPU_MIPS64 |
| 454 | bool |
Paul Burton | 55e29dd | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 455 | default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6 |
Aaron Williams | b2ea818 | 2020-06-30 12:08:56 +0200 | [diff] [blame] | 456 | default y if CPU_MIPS64_OCTEON |
Daniel Schwierzeck | dfbad0f | 2015-01-18 21:59:35 +0100 | [diff] [blame] | 457 | |
Daniel Schwierzeck | aadd332 | 2015-12-26 19:55:37 +0100 | [diff] [blame] | 458 | config MIPS_TUNE_4KC |
| 459 | bool |
| 460 | |
| 461 | config MIPS_TUNE_14KC |
| 462 | bool |
| 463 | |
| 464 | config MIPS_TUNE_24KC |
| 465 | bool |
| 466 | |
Daniel Schwierzeck | c7661d5 | 2016-05-27 15:39:39 +0200 | [diff] [blame] | 467 | config MIPS_TUNE_34KC |
| 468 | bool |
| 469 | |
Marek Vasut | a9c6e8b | 2016-05-06 20:10:33 +0200 | [diff] [blame] | 470 | config MIPS_TUNE_74KC |
| 471 | bool |
| 472 | |
Aaron Williams | b2ea818 | 2020-06-30 12:08:56 +0200 | [diff] [blame] | 473 | config MIPS_TUNE_OCTEON3 |
| 474 | bool |
| 475 | |
Daniel Schwierzeck | 256034d | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 476 | config 32BIT |
| 477 | bool |
| 478 | |
| 479 | config 64BIT |
| 480 | bool |
| 481 | |
Daniel Schwierzeck | 7dca686 | 2015-01-18 22:00:18 +0100 | [diff] [blame] | 482 | config SWAP_IO_SPACE |
| 483 | bool |
| 484 | |
Paul Burton | 6832bdc | 2015-01-29 01:28:02 +0000 | [diff] [blame] | 485 | config SYS_MIPS_CACHE_INIT_RAM_LOAD |
| 486 | bool |
| 487 | |
Daniel Schwierzeck | 41dc35e | 2016-06-04 16:13:21 +0200 | [diff] [blame] | 488 | config MIPS_INIT_STACK_IN_SRAM |
| 489 | bool |
Daniel Schwierzeck | 41dc35e | 2016-06-04 16:13:21 +0200 | [diff] [blame] | 490 | help |
| 491 | Select this if the initial stack frame could be setup in SRAM. |
| 492 | Normally the initial stack frame is set up in DRAM which is often |
| 493 | only available after lowlevel_init. With this option the initial |
| 494 | stack frame and the early C environment is set up before |
| 495 | lowlevel_init. Thus lowlevel_init does not need to be implemented |
| 496 | in assembler. |
| 497 | |
developer | eb7d3a2 | 2020-04-21 09:28:27 +0200 | [diff] [blame] | 498 | config MIPS_SRAM_INIT |
| 499 | bool |
developer | eb7d3a2 | 2020-04-21 09:28:27 +0200 | [diff] [blame] | 500 | depends on MIPS_INIT_STACK_IN_SRAM |
| 501 | help |
| 502 | Select this if the SRAM for initial stack needs to be initialized |
| 503 | before it can be used. If enabled, a function mips_sram_init() will |
| 504 | be called just before setup_stack_gd. |
| 505 | |
Aaron Williams | b2ea818 | 2020-06-30 12:08:56 +0200 | [diff] [blame] | 506 | config DMA_ADDR_T_64BIT |
| 507 | bool |
| 508 | help |
| 509 | Select this to enable 64-bit DMA addressing |
| 510 | |
Paul Burton | 5e51142 | 2016-05-27 14:28:04 +0100 | [diff] [blame] | 511 | config SYS_DCACHE_SIZE |
| 512 | int |
| 513 | default 0 |
| 514 | help |
| 515 | The total size of the L1 Dcache, if known at compile time. |
| 516 | |
Paul Burton | 62f1352 | 2016-05-27 14:28:05 +0100 | [diff] [blame] | 517 | config SYS_DCACHE_LINE_SIZE |
Paul Burton | 79e49fd | 2016-06-09 13:09:52 +0100 | [diff] [blame] | 518 | int |
Paul Burton | 62f1352 | 2016-05-27 14:28:05 +0100 | [diff] [blame] | 519 | default 0 |
| 520 | help |
| 521 | The size of L1 Dcache lines, if known at compile time. |
| 522 | |
Paul Burton | 5e51142 | 2016-05-27 14:28:04 +0100 | [diff] [blame] | 523 | config SYS_ICACHE_SIZE |
| 524 | int |
| 525 | default 0 |
| 526 | help |
| 527 | The total size of the L1 ICache, if known at compile time. |
| 528 | |
Paul Burton | 62f1352 | 2016-05-27 14:28:05 +0100 | [diff] [blame] | 529 | config SYS_ICACHE_LINE_SIZE |
Paul Burton | 5e51142 | 2016-05-27 14:28:04 +0100 | [diff] [blame] | 530 | int |
| 531 | default 0 |
| 532 | help |
Paul Burton | 62f1352 | 2016-05-27 14:28:05 +0100 | [diff] [blame] | 533 | The size of L1 Icache lines, if known at compile time. |
Paul Burton | 5e51142 | 2016-05-27 14:28:04 +0100 | [diff] [blame] | 534 | |
Ramon Fried | 7e07e49 | 2019-06-10 21:05:26 +0300 | [diff] [blame] | 535 | config SYS_SCACHE_LINE_SIZE |
| 536 | int |
| 537 | default 0 |
| 538 | help |
| 539 | The size of L2 cache lines, if known at compile time. |
| 540 | |
| 541 | |
Paul Burton | 5e51142 | 2016-05-27 14:28:04 +0100 | [diff] [blame] | 542 | config SYS_CACHE_SIZE_AUTO |
| 543 | def_bool y if SYS_DCACHE_SIZE = 0 && SYS_ICACHE_SIZE = 0 && \ |
Ramon Fried | 7e07e49 | 2019-06-10 21:05:26 +0300 | [diff] [blame] | 544 | SYS_DCACHE_LINE_SIZE = 0 && SYS_ICACHE_LINE_SIZE = 0 && \ |
| 545 | SYS_SCACHE_LINE_SIZE = 0 |
Paul Burton | 5e51142 | 2016-05-27 14:28:04 +0100 | [diff] [blame] | 546 | help |
| 547 | Select this (or let it be auto-selected by not defining any cache |
| 548 | sizes) in order to allow U-Boot to automatically detect the sizes |
| 549 | of caches at runtime. This has a small cost in code size & runtime |
| 550 | so if you know the cache configuration for your system at compile |
| 551 | time it would be beneficial to configure it. |
| 552 | |
Paul Burton | 8156078 | 2016-09-21 11:18:54 +0100 | [diff] [blame] | 553 | config MIPS_L2_CACHE |
| 554 | bool |
| 555 | help |
| 556 | Select this if your system includes an L2 cache and you want U-Boot |
| 557 | to initialise & maintain it. |
| 558 | |
Paul Burton | 8d6600b | 2016-01-29 13:54:52 +0000 | [diff] [blame] | 559 | config DYNAMIC_IO_PORT_BASE |
| 560 | bool |
| 561 | |
Paul Burton | 79ac174 | 2016-09-21 11:18:53 +0100 | [diff] [blame] | 562 | config MIPS_CM |
| 563 | bool |
| 564 | help |
| 565 | Select this if your system contains a MIPS Coherence Manager and you |
| 566 | wish U-Boot to configure it or make use of it to retrieve system |
| 567 | information such as cache configuration. |
| 568 | |
Daniel Schwierzeck | 2cc9a77 | 2018-09-07 19:18:44 +0200 | [diff] [blame] | 569 | config MIPS_INSERT_BOOT_CONFIG |
| 570 | bool |
Daniel Schwierzeck | 2cc9a77 | 2018-09-07 19:18:44 +0200 | [diff] [blame] | 571 | help |
| 572 | Enable this to insert some board-specific boot configuration in |
| 573 | the U-Boot binary at offset 0x10. |
| 574 | |
| 575 | config MIPS_BOOT_CONFIG_WORD0 |
| 576 | hex |
| 577 | depends on MIPS_INSERT_BOOT_CONFIG |
| 578 | default 0x420 if TARGET_MALTA |
| 579 | default 0x0 |
| 580 | help |
| 581 | Value which is inserted as boot config word 0. |
| 582 | |
| 583 | config MIPS_BOOT_CONFIG_WORD1 |
| 584 | hex |
| 585 | depends on MIPS_INSERT_BOOT_CONFIG |
| 586 | default 0x0 |
| 587 | help |
| 588 | Value which is inserted as boot config word 1. |
| 589 | |
Daniel Schwierzeck | a4c242b | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 590 | endif |
| 591 | |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 592 | endmenu |