blob: e539fa329e19b41ece7ba73e91169bc0821362b8 [file] [log] [blame]
Michal Simek090a2d72018-03-27 10:36:39 +02001// SPDX-License-Identifier: GPL-2.0+
Michal Simek54b896f2015-10-30 15:39:18 +01002/*
3 * dts file for Xilinx ZynqMP
4 *
Michal Simek821e32a2021-05-31 09:50:01 +02005 * (C) Copyright 2014 - 2021, Xilinx, Inc.
Michal Simek54b896f2015-10-30 15:39:18 +01006 *
Michal Simeka8c94362023-07-10 14:35:49 +02007 * Michal Simek <michal.simek@amd.com>
Michal Simek54b896f2015-10-30 15:39:18 +01008 *
Michal Simek090a2d72018-03-27 10:36:39 +02009 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
Michal Simek54b896f2015-10-30 15:39:18 +010013 */
Michal Simek0c365702016-12-16 13:12:48 +010014
Michal Simek958c0e92020-11-26 14:25:02 +010015#include <dt-bindings/dma/xlnx-zynqmp-dpdma.h>
Piyush Mehta949e7952022-05-11 11:52:45 +020016#include <dt-bindings/gpio/gpio.h>
Michal Simek86eb8952023-09-22 12:35:30 +020017#include <dt-bindings/interrupt-controller/arm-gic.h>
18#include <dt-bindings/interrupt-controller/irq.h>
Michal Simek7c001dc2019-10-14 15:56:31 +020019#include <dt-bindings/power/xlnx-zynqmp-power.h>
Michal Simeka898c332019-10-14 15:55:53 +020020#include <dt-bindings/reset/xlnx-zynqmp-resets.h>
21
Michal Simek54b896f2015-10-30 15:39:18 +010022/ {
23 compatible = "xlnx,zynqmp";
24 #address-cells = <2>;
Michal Simekd171c752016-04-07 15:07:38 +020025 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +010026
Michal Simekc9ac4dd2023-08-03 14:51:53 +020027 options {
28 u-boot {
29 compatible = "u-boot,config";
30 bootscr-address = /bits/ 64 <0x20000000>;
31 };
32 };
33
Michal Simek54b896f2015-10-30 15:39:18 +010034 cpus {
35 #address-cells = <1>;
36 #size-cells = <0>;
37
Michal Simek28663032017-02-06 10:09:53 +010038 cpu0: cpu@0 {
Rob Herringff9eb352019-01-14 11:45:33 -060039 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010040 device_type = "cpu";
41 enable-method = "psci";
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053042 operating-points-v2 = <&cpu_opp_table>;
Michal Simek54b896f2015-10-30 15:39:18 +010043 reg = <0x0>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020044 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020045 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010046 };
47
Michal Simek28663032017-02-06 10:09:53 +010048 cpu1: cpu@1 {
Rob Herringff9eb352019-01-14 11:45:33 -060049 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010050 device_type = "cpu";
51 enable-method = "psci";
52 reg = <0x1>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053053 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020054 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020055 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010056 };
57
Michal Simek28663032017-02-06 10:09:53 +010058 cpu2: cpu@2 {
Rob Herringff9eb352019-01-14 11:45:33 -060059 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010060 device_type = "cpu";
61 enable-method = "psci";
62 reg = <0x2>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053063 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020064 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020065 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010066 };
67
Michal Simek28663032017-02-06 10:09:53 +010068 cpu3: cpu@3 {
Rob Herringff9eb352019-01-14 11:45:33 -060069 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010070 device_type = "cpu";
71 enable-method = "psci";
72 reg = <0x3>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053073 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020074 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020075 next-level-cache = <&L2>;
76 };
77
78 L2: l2-cache {
79 compatible = "cache";
80 cache-level = <2>;
81 cache-unified;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020082 };
83
84 idle-states {
Amit Kucheriaefa69732018-08-23 14:23:29 +053085 entry-method = "psci";
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020086
87 CPU_SLEEP_0: cpu-sleep-0 {
88 compatible = "arm,idle-state";
89 arm,psci-suspend-param = <0x40000000>;
90 local-timer-stop;
91 entry-latency-us = <300>;
92 exit-latency-us = <600>;
Jolly Shah5a5d5b32017-06-14 15:03:52 -070093 min-residency-us = <10000>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020094 };
Michal Simek54b896f2015-10-30 15:39:18 +010095 };
96 };
97
Michal Simek330ea2d2022-05-11 11:52:47 +020098 cpu_opp_table: opp-table-cpu {
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053099 compatible = "operating-points-v2";
100 opp-shared;
101 opp00 {
102 opp-hz = /bits/ 64 <1199999988>;
103 opp-microvolt = <1000000>;
104 clock-latency-ns = <500000>;
105 };
106 opp01 {
107 opp-hz = /bits/ 64 <599999994>;
108 opp-microvolt = <1000000>;
109 clock-latency-ns = <500000>;
110 };
111 opp02 {
112 opp-hz = /bits/ 64 <399999996>;
113 opp-microvolt = <1000000>;
114 clock-latency-ns = <500000>;
115 };
116 opp03 {
117 opp-hz = /bits/ 64 <299999997>;
118 opp-microvolt = <1000000>;
119 clock-latency-ns = <500000>;
120 };
121 };
122
Tanmay Shah6cec96a2023-09-22 12:35:31 +0200123 reserved-memory {
124 #address-cells = <2>;
125 #size-cells = <2>;
126 ranges;
127
128 rproc_0_fw_image: memory@3ed00000 {
129 no-map;
130 reg = <0x0 0x3ed00000 0x0 0x40000>;
131 };
132
133 rproc_1_fw_image: memory@3ef00000 {
134 no-map;
135 reg = <0x0 0x3ef00000 0x0 0x40000>;
136 };
137 };
138
Michal Simekc8288e32023-09-27 11:57:48 +0200139 zynqmp_ipi: zynqmp-ipi {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700140 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100141 compatible = "xlnx,zynqmp-ipi-mailbox";
142 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200143 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100144 xlnx,ipi-id = <0>;
145 #address-cells = <2>;
146 #size-cells = <2>;
147 ranges;
148
Michal Simek366111e2023-07-10 14:37:38 +0200149 ipi_mailbox_pmu1: mailbox@ff9905c0 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700150 bootph-all;
Tanmay Shahf2d319c2023-12-04 13:56:20 -0800151 compatible = "xlnx,zynqmp-ipi-dest-mailbox";
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100152 reg = <0x0 0xff9905c0 0x0 0x20>,
153 <0x0 0xff9905e0 0x0 0x20>,
154 <0x0 0xff990e80 0x0 0x20>,
155 <0x0 0xff990ea0 0x0 0x20>;
Michal Simek26cbd922020-09-29 13:43:22 +0200156 reg-names = "local_request_region",
157 "local_response_region",
158 "remote_request_region",
159 "remote_response_region";
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100160 #mbox-cells = <1>;
161 xlnx,ipi-id = <4>;
162 };
163 };
164
Michal Simekde29d542016-09-09 08:46:39 +0200165 dcc: dcc {
166 compatible = "arm,dcc";
167 status = "disabled";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700168 bootph-all;
Michal Simekde29d542016-09-09 08:46:39 +0200169 };
170
Michal Simek54b896f2015-10-30 15:39:18 +0100171 pmu {
172 compatible = "arm,armv8-pmuv3";
Michal Simek86e6eee2016-04-07 15:28:33 +0200173 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200174 interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>,
175 <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
176 <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
177 <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
Radhey Shyam Pandeybf388882023-07-10 14:37:39 +0200178 interrupt-affinity = <&cpu0>,
179 <&cpu1>,
180 <&cpu2>,
181 <&cpu3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100182 };
183
184 psci {
185 compatible = "arm,psci-0.2";
186 method = "smc";
187 };
188
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100189 firmware {
Ilias Apalodimas8c930902023-02-16 15:39:20 +0200190 optee: optee {
191 compatible = "linaro,optee-tz";
192 method = "smc";
193 };
194
Michal Simekebddf492019-10-14 15:42:03 +0200195 zynqmp_firmware: zynqmp-firmware {
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100196 compatible = "xlnx,zynqmp-firmware";
Michal Simek26cbd922020-09-29 13:43:22 +0200197 #power-domain-cells = <1>;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100198 method = "smc";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700199 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100200
Michal Simekb4c00812024-01-04 10:12:57 +0100201 zynqmp_power: power-management {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700202 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100203 compatible = "xlnx,zynqmp-power";
204 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200205 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100206 mboxes = <&ipi_mailbox_pmu1 0>, <&ipi_mailbox_pmu1 1>;
207 mbox-names = "tx", "rx";
208 };
Michal Simeka898c332019-10-14 15:55:53 +0200209
Michal Simekc8288e32023-09-27 11:57:48 +0200210 nvmem-firmware {
Michal Simek958c0e92020-11-26 14:25:02 +0100211 compatible = "xlnx,zynqmp-nvmem-fw";
212 #address-cells = <1>;
213 #size-cells = <1>;
214
Michal Simekc8288e32023-09-27 11:57:48 +0200215 soc_revision: soc-revision@0 {
Michal Simek958c0e92020-11-26 14:25:02 +0100216 reg = <0x0 0x4>;
217 };
Michal Simek54de8922023-11-01 13:06:15 +0100218 /* efuse access */
219 efuse_dna: efuse-dna@c {
220 reg = <0xc 0xc>;
221 };
222 efuse_usr0: efuse-usr0@20 {
223 reg = <0x20 0x4>;
224 };
225 efuse_usr1: efuse-usr1@24 {
226 reg = <0x24 0x4>;
227 };
228 efuse_usr2: efuse-usr2@28 {
229 reg = <0x28 0x4>;
230 };
231 efuse_usr3: efuse-usr3@2c {
232 reg = <0x2c 0x4>;
233 };
234 efuse_usr4: efuse-usr4@30 {
235 reg = <0x30 0x4>;
236 };
237 efuse_usr5: efuse-usr5@34 {
238 reg = <0x34 0x4>;
239 };
240 efuse_usr6: efuse-usr6@38 {
241 reg = <0x38 0x4>;
242 };
243 efuse_usr7: efuse-usr7@3c {
244 reg = <0x3c 0x4>;
245 };
246 efuse_miscusr: efuse-miscusr@40 {
247 reg = <0x40 0x4>;
248 };
249 efuse_chash: efuse-chash@50 {
250 reg = <0x50 0x4>;
251 };
252 efuse_pufmisc: efuse-pufmisc@54 {
253 reg = <0x54 0x4>;
254 };
255 efuse_sec: efuse-sec@58 {
256 reg = <0x58 0x4>;
257 };
258 efuse_spkid: efuse-spkid@5c {
259 reg = <0x5c 0x4>;
260 };
Michal Simek3ecfb952024-01-09 12:26:10 +0100261 efuse_aeskey: efuse-aeskey@60 {
262 reg = <0x60 0x20>;
263 };
Michal Simek54de8922023-11-01 13:06:15 +0100264 efuse_ppk0hash: efuse-ppk0hash@a0 {
265 reg = <0xa0 0x30>;
266 };
267 efuse_ppk1hash: efuse-ppk1hash@d0 {
268 reg = <0xd0 0x30>;
269 };
Michal Simek3ecfb952024-01-09 12:26:10 +0100270 efuse_pufuser: efuse-pufuser@100 {
271 reg = <0x100 0x7F>;
272 };
Michal Simek958c0e92020-11-26 14:25:02 +0100273 };
274
Michal Simek26cbd922020-09-29 13:43:22 +0200275 zynqmp_pcap: pcap {
276 compatible = "xlnx,zynqmp-pcap-fpga";
Michal Simek26cbd922020-09-29 13:43:22 +0200277 };
278
Michal Simeka898c332019-10-14 15:55:53 +0200279 zynqmp_reset: reset-controller {
280 compatible = "xlnx,zynqmp-reset";
281 #reset-cells = <1>;
282 };
Michal Simekaa8206e2020-02-18 13:04:06 +0100283
284 pinctrl0: pinctrl {
285 compatible = "xlnx,zynqmp-pinctrl";
286 status = "disabled";
287 };
Piyush Mehta949e7952022-05-11 11:52:45 +0200288
289 modepin_gpio: gpio {
290 compatible = "xlnx,zynqmp-gpio-modepin";
291 gpio-controller;
292 #gpio-cells = <2>;
293 };
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100294 };
Michal Simek54b896f2015-10-30 15:39:18 +0100295 };
296
297 timer {
298 compatible = "arm,armv8-timer";
299 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200300 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
301 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
302 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
303 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Michal Simek54b896f2015-10-30 15:39:18 +0100304 };
305
Michal Simek8fde0942024-02-01 13:38:40 +0100306 fpga_full: fpga-region {
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530307 compatible = "fpga-region";
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200308 fpga-mgr = <&zynqmp_pcap>;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530309 #address-cells = <2>;
310 #size-cells = <2>;
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200311 ranges;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530312 };
313
Tanmay Shah6cec96a2023-09-22 12:35:31 +0200314 remoteproc {
315 compatible = "xlnx,zynqmp-r5fss";
316 xlnx,cluster-mode = <1>;
317
318 r5f-0 {
319 compatible = "xlnx,zynqmp-r5f";
320 power-domains = <&zynqmp_firmware PD_RPU_0>;
321 memory-region = <&rproc_0_fw_image>;
322 };
323
324 r5f-1 {
325 compatible = "xlnx,zynqmp-r5f";
326 power-domains = <&zynqmp_firmware PD_RPU_1>;
327 memory-region = <&rproc_1_fw_image>;
328 };
329 };
330
Michal Simek26cbd922020-09-29 13:43:22 +0200331 amba: axi {
Michal Simek54b896f2015-10-30 15:39:18 +0100332 compatible = "simple-bus";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700333 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100334 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100335 #size-cells = <2>;
336 ranges;
Michal Simek54b896f2015-10-30 15:39:18 +0100337
338 can0: can@ff060000 {
339 compatible = "xlnx,zynq-can-1.0";
340 status = "disabled";
341 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100342 reg = <0x0 0xff060000 0x0 0x1000>;
Michal Simek86eb8952023-09-22 12:35:30 +0200343 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100344 interrupt-parent = <&gic>;
345 tx-fifo-depth = <0x40>;
346 rx-fifo-depth = <0x40>;
Srinivas Neeli047c3502023-09-11 16:10:49 +0200347 resets = <&zynqmp_reset ZYNQMP_RESET_CAN0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200348 power-domains = <&zynqmp_firmware PD_CAN_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100349 };
350
351 can1: can@ff070000 {
352 compatible = "xlnx,zynq-can-1.0";
353 status = "disabled";
354 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100355 reg = <0x0 0xff070000 0x0 0x1000>;
Michal Simek86eb8952023-09-22 12:35:30 +0200356 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100357 interrupt-parent = <&gic>;
358 tx-fifo-depth = <0x40>;
359 rx-fifo-depth = <0x40>;
Srinivas Neeli047c3502023-09-11 16:10:49 +0200360 resets = <&zynqmp_reset ZYNQMP_RESET_CAN1>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200361 power-domains = <&zynqmp_firmware PD_CAN_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100362 };
363
Michal Simekb197dd42015-11-26 11:21:25 +0100364 cci: cci@fd6e0000 {
365 compatible = "arm,cci-400";
Michal Simek79db3c62020-05-11 10:14:34 +0200366 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100367 reg = <0x0 0xfd6e0000 0x0 0x9000>;
Michal Simekb197dd42015-11-26 11:21:25 +0100368 ranges = <0x0 0x0 0xfd6e0000 0x10000>;
369 #address-cells = <1>;
370 #size-cells = <1>;
371
372 pmu@9000 {
373 compatible = "arm,cci-400-pmu,r1";
374 reg = <0x9000 0x5000>;
375 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200376 interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
377 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
378 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
379 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
380 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb197dd42015-11-26 11:21:25 +0100381 };
382 };
383
Michal Simek54b896f2015-10-30 15:39:18 +0100384 /* GDMA */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100385 fpd_dma_chan1: dma-controller@fd500000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100386 status = "disabled";
387 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100388 reg = <0x0 0xfd500000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100389 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200390 interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530391 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100392 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100393 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100394 /* iommus = <&smmu 0x14e8>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200395 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100396 };
397
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100398 fpd_dma_chan2: dma-controller@fd510000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100399 status = "disabled";
400 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100401 reg = <0x0 0xfd510000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100402 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200403 interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530404 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100405 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100406 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100407 /* iommus = <&smmu 0x14e9>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200408 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100409 };
410
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100411 fpd_dma_chan3: dma-controller@fd520000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100412 status = "disabled";
413 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100414 reg = <0x0 0xfd520000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100415 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200416 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530417 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100418 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100419 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100420 /* iommus = <&smmu 0x14ea>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200421 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100422 };
423
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100424 fpd_dma_chan4: dma-controller@fd530000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100425 status = "disabled";
426 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100427 reg = <0x0 0xfd530000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100428 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200429 interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530430 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100431 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100432 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100433 /* iommus = <&smmu 0x14eb>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200434 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100435 };
436
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100437 fpd_dma_chan5: dma-controller@fd540000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100438 status = "disabled";
439 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100440 reg = <0x0 0xfd540000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100441 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200442 interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530443 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100444 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100445 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100446 /* iommus = <&smmu 0x14ec>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200447 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100448 };
449
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100450 fpd_dma_chan6: dma-controller@fd550000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100451 status = "disabled";
452 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100453 reg = <0x0 0xfd550000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100454 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200455 interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530456 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100457 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100458 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100459 /* iommus = <&smmu 0x14ed>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200460 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100461 };
462
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100463 fpd_dma_chan7: dma-controller@fd560000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100464 status = "disabled";
465 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100466 reg = <0x0 0xfd560000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100467 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200468 interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530469 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100470 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100471 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100472 /* iommus = <&smmu 0x14ee>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200473 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100474 };
475
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100476 fpd_dma_chan8: dma-controller@fd570000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100477 status = "disabled";
478 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100479 reg = <0x0 0xfd570000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100480 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200481 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530482 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100483 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100484 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100485 /* iommus = <&smmu 0x14ef>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200486 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100487 };
488
Michal Simek26cbd922020-09-29 13:43:22 +0200489 gic: interrupt-controller@f9010000 {
490 compatible = "arm,gic-400";
491 #interrupt-cells = <3>;
492 reg = <0x0 0xf9010000 0x0 0x10000>,
493 <0x0 0xf9020000 0x0 0x20000>,
494 <0x0 0xf9040000 0x0 0x20000>,
495 <0x0 0xf9060000 0x0 0x20000>;
496 interrupt-controller;
497 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200498 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Michal Simek26cbd922020-09-29 13:43:22 +0200499 };
500
Michal Simek54b896f2015-10-30 15:39:18 +0100501 gpu: gpu@fd4b0000 {
502 status = "disabled";
Parth Gajjara281ad02023-07-10 14:37:29 +0200503 compatible = "xlnx,zynqmp-mali", "arm,mali-400";
Hyun Kwon991faf72017-08-21 18:54:29 -0700504 reg = <0x0 0xfd4b0000 0x0 0x10000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100505 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200506 interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
507 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
508 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
509 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
510 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
511 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
Parth Gajjara281ad02023-07-10 14:37:29 +0200512 interrupt-names = "gp", "gpmmu", "pp0", "ppmmu0", "pp1", "ppmmu1";
513 clock-names = "bus", "core";
Michal Simek7c001dc2019-10-14 15:56:31 +0200514 power-domains = <&zynqmp_firmware PD_GPU>;
Michal Simek54b896f2015-10-30 15:39:18 +0100515 };
516
Kedareswara rao Appanaae9342f2016-09-09 12:36:01 +0530517 /* LPDDMA default allows only secured access. inorder to enable
518 * These dma channels, Users should ensure that these dma
519 * Channels are allowed for non secure access.
520 */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100521 lpd_dma_chan1: dma-controller@ffa80000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100522 status = "disabled";
523 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100524 reg = <0x0 0xffa80000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100525 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200526 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100527 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100528 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100529 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100530 /* iommus = <&smmu 0x868>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200531 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100532 };
533
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100534 lpd_dma_chan2: dma-controller@ffa90000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100535 status = "disabled";
536 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100537 reg = <0x0 0xffa90000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100538 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200539 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100540 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100541 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100542 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100543 /* iommus = <&smmu 0x869>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200544 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100545 };
546
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100547 lpd_dma_chan3: dma-controller@ffaa0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100548 status = "disabled";
549 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100550 reg = <0x0 0xffaa0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100551 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200552 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100553 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100554 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100555 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100556 /* iommus = <&smmu 0x86a>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200557 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100558 };
559
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100560 lpd_dma_chan4: dma-controller@ffab0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100561 status = "disabled";
562 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100563 reg = <0x0 0xffab0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100564 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200565 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100566 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100567 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100568 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100569 /* iommus = <&smmu 0x86b>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200570 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100571 };
572
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100573 lpd_dma_chan5: dma-controller@ffac0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100574 status = "disabled";
575 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100576 reg = <0x0 0xffac0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100577 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200578 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100579 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100580 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100581 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100582 /* iommus = <&smmu 0x86c>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200583 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100584 };
585
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100586 lpd_dma_chan6: dma-controller@ffad0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100587 status = "disabled";
588 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100589 reg = <0x0 0xffad0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100590 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200591 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100592 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100593 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100594 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100595 /* iommus = <&smmu 0x86d>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200596 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100597 };
598
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100599 lpd_dma_chan7: dma-controller@ffae0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100600 status = "disabled";
601 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100602 reg = <0x0 0xffae0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100603 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200604 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100605 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100606 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100607 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100608 /* iommus = <&smmu 0x86e>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200609 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100610 };
611
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100612 lpd_dma_chan8: dma-controller@ffaf0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100613 status = "disabled";
614 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100615 reg = <0x0 0xffaf0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100616 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200617 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100618 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100619 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100620 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100621 /* iommus = <&smmu 0x86f>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200622 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100623 };
624
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530625 mc: memory-controller@fd070000 {
626 compatible = "xlnx,zynqmp-ddrc-2.40a";
Michal Simek72b562a2016-02-11 07:19:06 +0100627 reg = <0x0 0xfd070000 0x0 0x30000>;
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530628 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200629 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530630 };
631
Michal Simek958c0e92020-11-26 14:25:02 +0100632 nand0: nand-controller@ff100000 {
633 compatible = "xlnx,zynqmp-nand-controller", "arasan,nfc-v3p10";
Michal Simek54b896f2015-10-30 15:39:18 +0100634 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100635 reg = <0x0 0xff100000 0x0 0x1000>;
Amit Kumar Mahapatrac0504ca2021-02-23 13:47:20 -0700636 clock-names = "controller", "bus";
Michal Simek54b896f2015-10-30 15:39:18 +0100637 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200638 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
Naga Sureshkumar Rellie007a352017-01-23 16:20:37 +0530639 #address-cells = <1>;
640 #size-cells = <0>;
Michal Simekb075d472023-11-01 09:01:03 +0100641 /* iommus = <&smmu 0x872>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200642 power-domains = <&zynqmp_firmware PD_NAND>;
Michal Simek54b896f2015-10-30 15:39:18 +0100643 };
644
645 gem0: ethernet@ff0b0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100646 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100647 status = "disabled";
648 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200649 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
650 <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100651 reg = <0x0 0xff0b0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100652 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simekb075d472023-11-01 09:01:03 +0100653 /* iommus = <&smmu 0x874>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200654 power-domains = <&zynqmp_firmware PD_ETH_0>;
Michal Simek676c2af2021-11-18 13:42:27 +0100655 resets = <&zynqmp_reset ZYNQMP_RESET_GEM0>;
Michal Simek7159a442022-12-09 13:56:38 +0100656 reset-names = "gem0_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100657 };
658
659 gem1: ethernet@ff0c0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100660 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100661 status = "disabled";
662 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200663 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
664 <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100665 reg = <0x0 0xff0c0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100666 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simekb075d472023-11-01 09:01:03 +0100667 /* iommus = <&smmu 0x875>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200668 power-domains = <&zynqmp_firmware PD_ETH_1>;
Michal Simek676c2af2021-11-18 13:42:27 +0100669 resets = <&zynqmp_reset ZYNQMP_RESET_GEM1>;
Michal Simek7159a442022-12-09 13:56:38 +0100670 reset-names = "gem1_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100671 };
672
673 gem2: ethernet@ff0d0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100674 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100675 status = "disabled";
676 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200677 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
678 <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100679 reg = <0x0 0xff0d0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100680 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simekb075d472023-11-01 09:01:03 +0100681 /* iommus = <&smmu 0x876>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200682 power-domains = <&zynqmp_firmware PD_ETH_2>;
Michal Simek676c2af2021-11-18 13:42:27 +0100683 resets = <&zynqmp_reset ZYNQMP_RESET_GEM2>;
Michal Simek7159a442022-12-09 13:56:38 +0100684 reset-names = "gem2_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100685 };
686
687 gem3: ethernet@ff0e0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100688 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100689 status = "disabled";
690 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200691 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>,
692 <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100693 reg = <0x0 0xff0e0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100694 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simekb075d472023-11-01 09:01:03 +0100695 /* iommus = <&smmu 0x877>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200696 power-domains = <&zynqmp_firmware PD_ETH_3>;
Michal Simek676c2af2021-11-18 13:42:27 +0100697 resets = <&zynqmp_reset ZYNQMP_RESET_GEM3>;
Michal Simek7159a442022-12-09 13:56:38 +0100698 reset-names = "gem3_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100699 };
700
701 gpio: gpio@ff0a0000 {
702 compatible = "xlnx,zynqmp-gpio-1.0";
703 status = "disabled";
704 #gpio-cells = <0x2>;
Michal Simek3d5f0f62020-01-09 13:10:59 +0100705 gpio-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100706 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200707 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek7e2df452016-10-20 10:26:13 +0200708 interrupt-controller;
709 #interrupt-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100710 reg = <0x0 0xff0a0000 0x0 0x1000>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200711 power-domains = <&zynqmp_firmware PD_GPIO>;
Michal Simek54b896f2015-10-30 15:39:18 +0100712 };
713
714 i2c0: i2c@ff020000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200715 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100716 status = "disabled";
717 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200718 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200719 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100720 reg = <0x0 0xff020000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100721 #address-cells = <1>;
722 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200723 power-domains = <&zynqmp_firmware PD_I2C_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100724 };
725
726 i2c1: i2c@ff030000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200727 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100728 status = "disabled";
729 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200730 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200731 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100732 reg = <0x0 0xff030000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100733 #address-cells = <1>;
734 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200735 power-domains = <&zynqmp_firmware PD_I2C_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100736 };
737
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530738 ocm: memory-controller@ff960000 {
739 compatible = "xlnx,zynqmp-ocmc-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100740 reg = <0x0 0xff960000 0x0 0x1000>;
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530741 interrupt-parent = <&gic>;
Michal Simekaef89832024-01-08 11:25:57 +0100742 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530743 };
744
Michal Simek54b896f2015-10-30 15:39:18 +0100745 pcie: pcie@fd0e0000 {
746 compatible = "xlnx,nwl-pcie-2.11";
747 status = "disabled";
748 #address-cells = <3>;
749 #size-cells = <2>;
750 #interrupt-cells = <1>;
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530751 msi-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100752 device_type = "pci";
753 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200754 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
755 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
756 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
757 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, /* MSI_1 [63...32] */
758 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; /* MSI_0 [31...0] */
Michal Simek91ab8252018-01-17 16:32:33 +0100759 interrupt-names = "misc", "dummy", "intx",
760 "msi1", "msi0";
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530761 msi-parent = <&pcie>;
Michal Simek72b562a2016-02-11 07:19:06 +0100762 reg = <0x0 0xfd0e0000 0x0 0x1000>,
763 <0x0 0xfd480000 0x0 0x1000>,
Thippeswamy Havalige0146f8b2023-09-11 16:10:50 +0200764 <0x80 0x00000000 0x0 0x10000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100765 reg-names = "breg", "pcireg", "cfg";
Michal Simek26cbd922020-09-29 13:43:22 +0200766 ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000>,/* non-prefetchable memory */
767 <0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
Rob Herring1559f562017-03-21 21:03:13 -0500768 bus-range = <0x00 0xff>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530769 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
770 interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
771 <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
772 <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
773 <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
Michal Simekb075d472023-11-01 09:01:03 +0100774 /* iommus = <&smmu 0x4d0>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200775 power-domains = <&zynqmp_firmware PD_PCIE>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530776 pcie_intc: legacy-interrupt-controller {
777 interrupt-controller;
778 #address-cells = <0>;
779 #interrupt-cells = <1>;
780 };
Michal Simek54b896f2015-10-30 15:39:18 +0100781 };
782
783 qspi: spi@ff0f0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700784 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100785 compatible = "xlnx,zynqmp-qspi-1.0";
786 status = "disabled";
787 clock-names = "ref_clk", "pclk";
Michal Simek86eb8952023-09-22 12:35:30 +0200788 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100789 interrupt-parent = <&gic>;
790 num-cs = <1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100791 reg = <0x0 0xff0f0000 0x0 0x1000>,
792 <0x0 0xc0000000 0x0 0x8000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100793 #address-cells = <1>;
794 #size-cells = <0>;
Michal Simekb075d472023-11-01 09:01:03 +0100795 /* iommus = <&smmu 0x873>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200796 power-domains = <&zynqmp_firmware PD_QSPI>;
Michal Simek54b896f2015-10-30 15:39:18 +0100797 };
798
Michal Simek958c0e92020-11-26 14:25:02 +0100799 psgtr: phy@fd400000 {
800 compatible = "xlnx,zynqmp-psgtr-v1.1";
801 status = "disabled";
802 reg = <0x0 0xfd400000 0x0 0x40000>,
803 <0x0 0xfd3d0000 0x0 0x1000>;
804 reg-names = "serdes", "siou";
805 #phy-cells = <4>;
806 };
807
Michal Simek54b896f2015-10-30 15:39:18 +0100808 rtc: rtc@ffa60000 {
809 compatible = "xlnx,zynqmp-rtc";
810 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100811 reg = <0x0 0xffa60000 0x0 0x100>;
Michal Simek54b896f2015-10-30 15:39:18 +0100812 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200813 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
814 <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100815 interrupt-names = "alarm", "sec";
Srinivas Neeli45b66c42021-03-08 14:05:19 +0530816 calibration = <0x7FFF>;
Michal Simek54b896f2015-10-30 15:39:18 +0100817 };
818
819 sata: ahci@fd0c0000 {
820 compatible = "ceva,ahci-1v84";
821 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100822 reg = <0x0 0xfd0c0000 0x0 0x2000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100823 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200824 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200825 power-domains = <&zynqmp_firmware PD_SATA>;
Michal Simek04fd5412021-05-27 13:49:05 +0200826 resets = <&zynqmp_reset ZYNQMP_RESET_SATA>;
Michal Simekb075d472023-11-01 09:01:03 +0100827 /* iommus = <&smmu 0x4c0>, <&smmu 0x4c1>, <&smmu 0x4c2>, <&smmu 0x4c3>; */
Anurag Kumar Vulisha4e2aaef2017-07-04 20:03:42 +0530828 /* dma-coherent; */
Michal Simek54b896f2015-10-30 15:39:18 +0100829 };
830
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530831 sdhci0: mmc@ff160000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700832 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530833 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100834 status = "disabled";
835 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200836 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100837 reg = <0x0 0xff160000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100838 clock-names = "clk_xin", "clk_ahb";
Michal Simekb075d472023-11-01 09:01:03 +0100839 /* iommus = <&smmu 0x870>; */
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700840 #clock-cells = <1>;
841 clock-output-names = "clk_out_sd0", "clk_in_sd0";
Michal Simek958c0e92020-11-26 14:25:02 +0100842 power-domains = <&zynqmp_firmware PD_SD_0>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100843 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100844 };
845
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530846 sdhci1: mmc@ff170000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700847 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530848 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100849 status = "disabled";
850 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200851 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100852 reg = <0x0 0xff170000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100853 clock-names = "clk_xin", "clk_ahb";
Michal Simekb075d472023-11-01 09:01:03 +0100854 /* iommus = <&smmu 0x871>; */
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700855 #clock-cells = <1>;
856 clock-output-names = "clk_out_sd1", "clk_in_sd1";
Michal Simek958c0e92020-11-26 14:25:02 +0100857 power-domains = <&zynqmp_firmware PD_SD_1>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100858 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100859 };
860
Michal Simek26cbd922020-09-29 13:43:22 +0200861 smmu: iommu@fd800000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100862 compatible = "arm,mmu-500";
Michal Simek72b562a2016-02-11 07:19:06 +0100863 reg = <0x0 0xfd800000 0x0 0x20000>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200864 #iommu-cells = <1>;
Naga Sureshkumar Relli033f87c2017-03-09 20:00:13 +0530865 status = "disabled";
Michal Simek54b896f2015-10-30 15:39:18 +0100866 #global-interrupts = <1>;
867 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200868 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
869 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
870 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
871 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
872 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
873 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
874 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
875 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
876 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
877 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
878 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
879 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
880 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
881 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
882 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
883 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
884 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100885 };
886
887 spi0: spi@ff040000 {
888 compatible = "cdns,spi-r1p6";
889 status = "disabled";
890 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200891 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100892 reg = <0x0 0xff040000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100893 clock-names = "ref_clk", "pclk";
894 #address-cells = <1>;
895 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200896 power-domains = <&zynqmp_firmware PD_SPI_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100897 };
898
899 spi1: spi@ff050000 {
900 compatible = "cdns,spi-r1p6";
901 status = "disabled";
902 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200903 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100904 reg = <0x0 0xff050000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100905 clock-names = "ref_clk", "pclk";
906 #address-cells = <1>;
907 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200908 power-domains = <&zynqmp_firmware PD_SPI_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100909 };
910
911 ttc0: timer@ff110000 {
912 compatible = "cdns,ttc";
913 status = "disabled";
914 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200915 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
916 <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
917 <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100918 reg = <0x0 0xff110000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100919 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200920 power-domains = <&zynqmp_firmware PD_TTC_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100921 };
922
923 ttc1: timer@ff120000 {
924 compatible = "cdns,ttc";
925 status = "disabled";
926 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200927 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
928 <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
929 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100930 reg = <0x0 0xff120000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100931 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200932 power-domains = <&zynqmp_firmware PD_TTC_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100933 };
934
935 ttc2: timer@ff130000 {
936 compatible = "cdns,ttc";
937 status = "disabled";
938 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200939 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
940 <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
941 <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100942 reg = <0x0 0xff130000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100943 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200944 power-domains = <&zynqmp_firmware PD_TTC_2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100945 };
946
947 ttc3: timer@ff140000 {
948 compatible = "cdns,ttc";
949 status = "disabled";
950 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200951 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
952 <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
953 <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100954 reg = <0x0 0xff140000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100955 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200956 power-domains = <&zynqmp_firmware PD_TTC_3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100957 };
958
959 uart0: serial@ff000000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700960 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100961 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100962 status = "disabled";
963 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200964 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100965 reg = <0x0 0xff000000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100966 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200967 power-domains = <&zynqmp_firmware PD_UART_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100968 };
969
970 uart1: serial@ff010000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700971 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100972 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100973 status = "disabled";
974 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200975 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100976 reg = <0x0 0xff010000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100977 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200978 power-domains = <&zynqmp_firmware PD_UART_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100979 };
980
Michal Simek7aa70d52022-12-09 13:56:41 +0100981 usb0: usb@ff9d0000 {
Michal Simek13111a12016-04-07 15:06:07 +0200982 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100983 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100984 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +0200985 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +0530986 reg = <0x0 0xff9d0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +0200987 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200988 power-domains = <&zynqmp_firmware PD_USB_0>;
Michal Simek362082a2021-06-11 08:51:19 +0200989 resets = <&zynqmp_reset ZYNQMP_RESET_USB0_CORERESET>,
990 <&zynqmp_reset ZYNQMP_RESET_USB0_HIBERRESET>,
991 <&zynqmp_reset ZYNQMP_RESET_USB0_APB>;
992 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Piyush Mehta949e7952022-05-11 11:52:45 +0200993 reset-gpios = <&modepin_gpio 1 GPIO_ACTIVE_LOW>;
Michal Simek13111a12016-04-07 15:06:07 +0200994 ranges;
995
Manish Narani690dec02022-01-14 12:43:35 +0100996 dwc3_0: usb@fe200000 {
Michal Simek13111a12016-04-07 15:06:07 +0200997 compatible = "snps,dwc3";
998 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100999 reg = <0x0 0xfe200000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +02001000 interrupt-parent = <&gic>;
Michal Simekac086b52024-01-04 11:28:35 +01001001 interrupt-names = "host", "peripheral", "otg";
Michal Simek86eb8952023-09-22 12:35:30 +02001002 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
1003 <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
1004 <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb075d472023-11-01 09:01:03 +01001005 /* iommus = <&smmu 0x860>; */
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +05301006 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +02001007 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +02001008 snps,enable_guctl1_ipd_quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +02001009 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +05301010 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +02001011 };
Michal Simek54b896f2015-10-30 15:39:18 +01001012 };
1013
Michal Simek7aa70d52022-12-09 13:56:41 +01001014 usb1: usb@ff9e0000 {
Michal Simek13111a12016-04-07 15:06:07 +02001015 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +01001016 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +01001017 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +02001018 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +05301019 reg = <0x0 0xff9e0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +02001020 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +02001021 power-domains = <&zynqmp_firmware PD_USB_1>;
Michal Simek362082a2021-06-11 08:51:19 +02001022 resets = <&zynqmp_reset ZYNQMP_RESET_USB1_CORERESET>,
1023 <&zynqmp_reset ZYNQMP_RESET_USB1_HIBERRESET>,
1024 <&zynqmp_reset ZYNQMP_RESET_USB1_APB>;
1025 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Michal Simek13111a12016-04-07 15:06:07 +02001026 ranges;
1027
Manish Narani690dec02022-01-14 12:43:35 +01001028 dwc3_1: usb@fe300000 {
Michal Simek13111a12016-04-07 15:06:07 +02001029 compatible = "snps,dwc3";
1030 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001031 reg = <0x0 0xfe300000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +02001032 interrupt-parent = <&gic>;
Michal Simekac086b52024-01-04 11:28:35 +01001033 interrupt-names = "host", "peripheral", "otg";
Michal Simek86eb8952023-09-22 12:35:30 +02001034 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
1035 <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
1036 <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb075d472023-11-01 09:01:03 +01001037 /* iommus = <&smmu 0x861>; */
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +05301038 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +02001039 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +02001040 snps,enable_guctl1_ipd_quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +02001041 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +05301042 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +02001043 };
Michal Simek54b896f2015-10-30 15:39:18 +01001044 };
1045
1046 watchdog0: watchdog@fd4d0000 {
1047 compatible = "cdns,wdt-r1p2";
1048 status = "disabled";
1049 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +02001050 interrupts = <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>;
Michal Simek72b562a2016-02-11 07:19:06 +01001051 reg = <0x0 0xfd4d0000 0x0 0x1000>;
Mounika Grace Akula7db82412018-10-09 20:52:50 +05301052 timeout-sec = <60>;
1053 reset-on-timeout;
Michal Simek54b896f2015-10-30 15:39:18 +01001054 };
1055
Michal Simek7b6280e2018-07-18 09:25:43 +02001056 lpd_watchdog: watchdog@ff150000 {
1057 compatible = "cdns,wdt-r1p2";
1058 status = "disabled";
1059 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +02001060 interrupts = <GIC_SPI 52 IRQ_TYPE_EDGE_RISING>;
Michal Simek7b6280e2018-07-18 09:25:43 +02001061 reg = <0x0 0xff150000 0x0 0x1000>;
1062 timeout-sec = <10>;
1063 };
1064
Michal Simek1bb4be32017-11-02 12:04:43 +01001065 xilinx_ams: ams@ffa50000 {
1066 compatible = "xlnx,zynqmp-ams";
1067 status = "disabled";
1068 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +02001069 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001070 reg = <0x0 0xffa50000 0x0 0x800>;
Michal Simek22459162022-12-09 13:56:39 +01001071 #address-cells = <1>;
1072 #size-cells = <1>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001073 #io-channel-cells = <1>;
Michal Simek22459162022-12-09 13:56:39 +01001074 ranges = <0 0 0xffa50800 0x800>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001075
Michal Simekcef1e3a2023-07-10 14:37:42 +02001076 ams_ps: ams-ps@0 {
Michal Simek1bb4be32017-11-02 12:04:43 +01001077 compatible = "xlnx,zynqmp-ams-ps";
1078 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +01001079 reg = <0x0 0x400>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001080 };
1081
Michal Simekcef1e3a2023-07-10 14:37:42 +02001082 ams_pl: ams-pl@400 {
Michal Simek1bb4be32017-11-02 12:04:43 +01001083 compatible = "xlnx,zynqmp-ams-pl";
1084 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +01001085 reg = <0x400 0x400>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001086 };
1087 };
1088
Michal Simek958c0e92020-11-26 14:25:02 +01001089 zynqmp_dpdma: dma-controller@fd4c0000 {
1090 compatible = "xlnx,zynqmp-dpdma";
Michal Simek54b896f2015-10-30 15:39:18 +01001091 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001092 reg = <0x0 0xfd4c0000 0x0 0x1000>;
Michal Simek86eb8952023-09-22 12:35:30 +02001093 interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +01001094 interrupt-parent = <&gic>;
1095 clock-names = "axi_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +02001096 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simekb075d472023-11-01 09:01:03 +01001097 /* iommus = <&smmu 0xce4>; */
Michal Simek54b896f2015-10-30 15:39:18 +01001098 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +01001099 };
Michal Simek37674252020-02-18 09:24:08 +01001100
Michal Simek958c0e92020-11-26 14:25:02 +01001101 zynqmp_dpsub: display@fd4a0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -07001102 bootph-all;
Michal Simek37674252020-02-18 09:24:08 +01001103 compatible = "xlnx,zynqmp-dpsub-1.7";
1104 status = "disabled";
1105 reg = <0x0 0xfd4a0000 0x0 0x1000>,
1106 <0x0 0xfd4aa000 0x0 0x1000>,
1107 <0x0 0xfd4ab000 0x0 0x1000>,
1108 <0x0 0xfd4ac000 0x0 0x1000>;
1109 reg-names = "dp", "blend", "av_buf", "aud";
Michal Simek86eb8952023-09-22 12:35:30 +02001110 interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek37674252020-02-18 09:24:08 +01001111 interrupt-parent = <&gic>;
Michal Simekb075d472023-11-01 09:01:03 +01001112 /* iommus = <&smmu 0xce3>; */
Michal Simek37674252020-02-18 09:24:08 +01001113 clock-names = "dp_apb_clk", "dp_aud_clk",
1114 "dp_vtc_pixel_clk_in";
Michal Simek37674252020-02-18 09:24:08 +01001115 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simek958c0e92020-11-26 14:25:02 +01001116 resets = <&zynqmp_reset ZYNQMP_RESET_DP>;
1117 dma-names = "vid0", "vid1", "vid2", "gfx0";
1118 dmas = <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO0>,
1119 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO1>,
1120 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO2>,
1121 <&zynqmp_dpdma ZYNQMP_DPDMA_GRAPHICS>;
Laurent Pincharte0480fd2023-09-22 12:35:39 +02001122
1123 ports {
1124 #address-cells = <1>;
1125 #size-cells = <0>;
1126
1127 port@0 {
1128 reg = <0>;
1129 };
1130 port@1 {
1131 reg = <1>;
1132 };
1133 port@2 {
1134 reg = <2>;
1135 };
1136 port@3 {
1137 reg = <3>;
1138 };
1139 port@4 {
1140 reg = <4>;
1141 };
1142 port@5 {
1143 reg = <5>;
1144 };
1145 };
Michal Simek37674252020-02-18 09:24:08 +01001146 };
Michal Simek54b896f2015-10-30 15:39:18 +01001147 };
1148};