blob: 59b52919f130fde9ce475da87f37264425bad88f [file] [log] [blame]
Michal Simek090a2d72018-03-27 10:36:39 +02001// SPDX-License-Identifier: GPL-2.0+
Michal Simek54b896f2015-10-30 15:39:18 +01002/*
3 * dts file for Xilinx ZynqMP
4 *
Michal Simek821e32a2021-05-31 09:50:01 +02005 * (C) Copyright 2014 - 2021, Xilinx, Inc.
Michal Simek54b896f2015-10-30 15:39:18 +01006 *
Michal Simeka8c94362023-07-10 14:35:49 +02007 * Michal Simek <michal.simek@amd.com>
Michal Simek54b896f2015-10-30 15:39:18 +01008 *
Michal Simek090a2d72018-03-27 10:36:39 +02009 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
Michal Simek54b896f2015-10-30 15:39:18 +010013 */
Michal Simek0c365702016-12-16 13:12:48 +010014
Michal Simek958c0e92020-11-26 14:25:02 +010015#include <dt-bindings/dma/xlnx-zynqmp-dpdma.h>
Piyush Mehta949e7952022-05-11 11:52:45 +020016#include <dt-bindings/gpio/gpio.h>
Michal Simek7c001dc2019-10-14 15:56:31 +020017#include <dt-bindings/power/xlnx-zynqmp-power.h>
Michal Simeka898c332019-10-14 15:55:53 +020018#include <dt-bindings/reset/xlnx-zynqmp-resets.h>
19
Michal Simek54b896f2015-10-30 15:39:18 +010020/ {
21 compatible = "xlnx,zynqmp";
22 #address-cells = <2>;
Michal Simekd171c752016-04-07 15:07:38 +020023 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +010024
25 cpus {
26 #address-cells = <1>;
27 #size-cells = <0>;
28
Michal Simek28663032017-02-06 10:09:53 +010029 cpu0: cpu@0 {
Rob Herringff9eb352019-01-14 11:45:33 -060030 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010031 device_type = "cpu";
32 enable-method = "psci";
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053033 operating-points-v2 = <&cpu_opp_table>;
Michal Simek54b896f2015-10-30 15:39:18 +010034 reg = <0x0>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020035 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020036 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010037 };
38
Michal Simek28663032017-02-06 10:09:53 +010039 cpu1: cpu@1 {
Rob Herringff9eb352019-01-14 11:45:33 -060040 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010041 device_type = "cpu";
42 enable-method = "psci";
43 reg = <0x1>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053044 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020045 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020046 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010047 };
48
Michal Simek28663032017-02-06 10:09:53 +010049 cpu2: cpu@2 {
Rob Herringff9eb352019-01-14 11:45:33 -060050 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010051 device_type = "cpu";
52 enable-method = "psci";
53 reg = <0x2>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053054 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020055 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020056 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010057 };
58
Michal Simek28663032017-02-06 10:09:53 +010059 cpu3: cpu@3 {
Rob Herringff9eb352019-01-14 11:45:33 -060060 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010061 device_type = "cpu";
62 enable-method = "psci";
63 reg = <0x3>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053064 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020065 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020066 next-level-cache = <&L2>;
67 };
68
69 L2: l2-cache {
70 compatible = "cache";
71 cache-level = <2>;
72 cache-unified;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020073 };
74
75 idle-states {
Amit Kucheriaefa69732018-08-23 14:23:29 +053076 entry-method = "psci";
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020077
78 CPU_SLEEP_0: cpu-sleep-0 {
79 compatible = "arm,idle-state";
80 arm,psci-suspend-param = <0x40000000>;
81 local-timer-stop;
82 entry-latency-us = <300>;
83 exit-latency-us = <600>;
Jolly Shah5a5d5b32017-06-14 15:03:52 -070084 min-residency-us = <10000>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020085 };
Michal Simek54b896f2015-10-30 15:39:18 +010086 };
87 };
88
Michal Simek330ea2d2022-05-11 11:52:47 +020089 cpu_opp_table: opp-table-cpu {
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053090 compatible = "operating-points-v2";
91 opp-shared;
92 opp00 {
93 opp-hz = /bits/ 64 <1199999988>;
94 opp-microvolt = <1000000>;
95 clock-latency-ns = <500000>;
96 };
97 opp01 {
98 opp-hz = /bits/ 64 <599999994>;
99 opp-microvolt = <1000000>;
100 clock-latency-ns = <500000>;
101 };
102 opp02 {
103 opp-hz = /bits/ 64 <399999996>;
104 opp-microvolt = <1000000>;
105 clock-latency-ns = <500000>;
106 };
107 opp03 {
108 opp-hz = /bits/ 64 <299999997>;
109 opp-microvolt = <1000000>;
110 clock-latency-ns = <500000>;
111 };
112 };
113
Michal Simek0e7707f2021-05-31 09:42:08 +0200114 zynqmp_ipi: zynqmp_ipi {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700115 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100116 compatible = "xlnx,zynqmp-ipi-mailbox";
117 interrupt-parent = <&gic>;
118 interrupts = <0 35 4>;
119 xlnx,ipi-id = <0>;
120 #address-cells = <2>;
121 #size-cells = <2>;
122 ranges;
123
124 ipi_mailbox_pmu1: mailbox@ff990400 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700125 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100126 reg = <0x0 0xff9905c0 0x0 0x20>,
127 <0x0 0xff9905e0 0x0 0x20>,
128 <0x0 0xff990e80 0x0 0x20>,
129 <0x0 0xff990ea0 0x0 0x20>;
Michal Simek26cbd922020-09-29 13:43:22 +0200130 reg-names = "local_request_region",
131 "local_response_region",
132 "remote_request_region",
133 "remote_response_region";
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100134 #mbox-cells = <1>;
135 xlnx,ipi-id = <4>;
136 };
137 };
138
Michal Simekde29d542016-09-09 08:46:39 +0200139 dcc: dcc {
140 compatible = "arm,dcc";
141 status = "disabled";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700142 bootph-all;
Michal Simekde29d542016-09-09 08:46:39 +0200143 };
144
Michal Simek54b896f2015-10-30 15:39:18 +0100145 pmu {
146 compatible = "arm,armv8-pmuv3";
Michal Simek86e6eee2016-04-07 15:28:33 +0200147 interrupt-parent = <&gic>;
Michal Simek54b896f2015-10-30 15:39:18 +0100148 interrupts = <0 143 4>,
149 <0 144 4>,
150 <0 145 4>,
151 <0 146 4>;
152 };
153
154 psci {
155 compatible = "arm,psci-0.2";
156 method = "smc";
157 };
158
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100159 firmware {
Ilias Apalodimas8c930902023-02-16 15:39:20 +0200160 optee: optee {
161 compatible = "linaro,optee-tz";
162 method = "smc";
163 };
164
Michal Simekebddf492019-10-14 15:42:03 +0200165 zynqmp_firmware: zynqmp-firmware {
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100166 compatible = "xlnx,zynqmp-firmware";
Michal Simek26cbd922020-09-29 13:43:22 +0200167 #power-domain-cells = <1>;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100168 method = "smc";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700169 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100170
171 zynqmp_power: zynqmp-power {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700172 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100173 compatible = "xlnx,zynqmp-power";
174 interrupt-parent = <&gic>;
175 interrupts = <0 35 4>;
176 mboxes = <&ipi_mailbox_pmu1 0>, <&ipi_mailbox_pmu1 1>;
177 mbox-names = "tx", "rx";
178 };
Michal Simeka898c332019-10-14 15:55:53 +0200179
Michal Simek958c0e92020-11-26 14:25:02 +0100180 nvmem_firmware {
181 compatible = "xlnx,zynqmp-nvmem-fw";
182 #address-cells = <1>;
183 #size-cells = <1>;
184
185 soc_revision: soc_revision@0 {
186 reg = <0x0 0x4>;
187 };
188 };
189
Michal Simek26cbd922020-09-29 13:43:22 +0200190 zynqmp_pcap: pcap {
191 compatible = "xlnx,zynqmp-pcap-fpga";
192 clock-names = "ref_clk";
193 };
194
Michal Simek958c0e92020-11-26 14:25:02 +0100195 xlnx_aes: zynqmp-aes {
196 compatible = "xlnx,zynqmp-aes";
197 };
198
Michal Simeka898c332019-10-14 15:55:53 +0200199 zynqmp_reset: reset-controller {
200 compatible = "xlnx,zynqmp-reset";
201 #reset-cells = <1>;
202 };
Michal Simekaa8206e2020-02-18 13:04:06 +0100203
204 pinctrl0: pinctrl {
205 compatible = "xlnx,zynqmp-pinctrl";
206 status = "disabled";
207 };
Piyush Mehta949e7952022-05-11 11:52:45 +0200208
209 modepin_gpio: gpio {
210 compatible = "xlnx,zynqmp-gpio-modepin";
211 gpio-controller;
212 #gpio-cells = <2>;
213 };
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100214 };
Michal Simek54b896f2015-10-30 15:39:18 +0100215 };
216
217 timer {
218 compatible = "arm,armv8-timer";
219 interrupt-parent = <&gic>;
Michal Simek2155a602017-02-09 14:45:12 +0100220 interrupts = <1 13 0xf08>,
221 <1 14 0xf08>,
222 <1 11 0xf08>,
223 <1 10 0xf08>;
Michal Simek54b896f2015-10-30 15:39:18 +0100224 };
225
Naga Sureshkumar Relli1931f212016-06-20 15:48:30 +0530226 edac {
227 compatible = "arm,cortex-a53-edac";
228 };
229
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530230 fpga_full: fpga-full {
231 compatible = "fpga-region";
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200232 fpga-mgr = <&zynqmp_pcap>;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530233 #address-cells = <2>;
234 #size-cells = <2>;
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200235 ranges;
Michal Simeke20f7402022-05-11 11:52:48 +0200236 power-domains = <&zynqmp_firmware PD_PL>;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530237 };
238
Michal Simek26cbd922020-09-29 13:43:22 +0200239 amba: axi {
Michal Simek54b896f2015-10-30 15:39:18 +0100240 compatible = "simple-bus";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700241 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100242 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100243 #size-cells = <2>;
244 ranges;
Michal Simek54b896f2015-10-30 15:39:18 +0100245
246 can0: can@ff060000 {
247 compatible = "xlnx,zynq-can-1.0";
248 status = "disabled";
249 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100250 reg = <0x0 0xff060000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100251 interrupts = <0 23 4>;
252 interrupt-parent = <&gic>;
253 tx-fifo-depth = <0x40>;
254 rx-fifo-depth = <0x40>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200255 power-domains = <&zynqmp_firmware PD_CAN_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100256 };
257
258 can1: can@ff070000 {
259 compatible = "xlnx,zynq-can-1.0";
260 status = "disabled";
261 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100262 reg = <0x0 0xff070000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100263 interrupts = <0 24 4>;
264 interrupt-parent = <&gic>;
265 tx-fifo-depth = <0x40>;
266 rx-fifo-depth = <0x40>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200267 power-domains = <&zynqmp_firmware PD_CAN_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100268 };
269
Michal Simekb197dd42015-11-26 11:21:25 +0100270 cci: cci@fd6e0000 {
271 compatible = "arm,cci-400";
Michal Simek79db3c62020-05-11 10:14:34 +0200272 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100273 reg = <0x0 0xfd6e0000 0x0 0x9000>;
Michal Simekb197dd42015-11-26 11:21:25 +0100274 ranges = <0x0 0x0 0xfd6e0000 0x10000>;
275 #address-cells = <1>;
276 #size-cells = <1>;
277
278 pmu@9000 {
279 compatible = "arm,cci-400-pmu,r1";
280 reg = <0x9000 0x5000>;
281 interrupt-parent = <&gic>;
282 interrupts = <0 123 4>,
283 <0 123 4>,
284 <0 123 4>,
285 <0 123 4>,
286 <0 123 4>;
287 };
288 };
289
Michal Simek54b896f2015-10-30 15:39:18 +0100290 /* GDMA */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100291 fpd_dma_chan1: dma-controller@fd500000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100292 status = "disabled";
293 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100294 reg = <0x0 0xfd500000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100295 interrupt-parent = <&gic>;
296 interrupts = <0 124 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530297 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100298 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100299 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200300 iommus = <&smmu 0x14e8>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200301 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100302 };
303
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100304 fpd_dma_chan2: dma-controller@fd510000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100305 status = "disabled";
306 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100307 reg = <0x0 0xfd510000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100308 interrupt-parent = <&gic>;
309 interrupts = <0 125 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530310 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100311 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100312 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200313 iommus = <&smmu 0x14e9>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200314 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100315 };
316
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100317 fpd_dma_chan3: dma-controller@fd520000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100318 status = "disabled";
319 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100320 reg = <0x0 0xfd520000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100321 interrupt-parent = <&gic>;
322 interrupts = <0 126 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530323 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100324 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100325 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200326 iommus = <&smmu 0x14ea>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200327 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100328 };
329
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100330 fpd_dma_chan4: dma-controller@fd530000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100331 status = "disabled";
332 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100333 reg = <0x0 0xfd530000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100334 interrupt-parent = <&gic>;
335 interrupts = <0 127 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530336 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100337 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100338 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200339 iommus = <&smmu 0x14eb>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200340 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100341 };
342
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100343 fpd_dma_chan5: dma-controller@fd540000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100344 status = "disabled";
345 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100346 reg = <0x0 0xfd540000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100347 interrupt-parent = <&gic>;
348 interrupts = <0 128 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530349 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100350 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100351 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200352 iommus = <&smmu 0x14ec>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200353 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100354 };
355
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100356 fpd_dma_chan6: dma-controller@fd550000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100357 status = "disabled";
358 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100359 reg = <0x0 0xfd550000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100360 interrupt-parent = <&gic>;
361 interrupts = <0 129 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530362 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100363 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100364 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200365 iommus = <&smmu 0x14ed>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200366 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100367 };
368
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100369 fpd_dma_chan7: dma-controller@fd560000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100370 status = "disabled";
371 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100372 reg = <0x0 0xfd560000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100373 interrupt-parent = <&gic>;
374 interrupts = <0 130 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530375 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100376 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100377 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200378 iommus = <&smmu 0x14ee>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200379 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100380 };
381
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100382 fpd_dma_chan8: dma-controller@fd570000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100383 status = "disabled";
384 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100385 reg = <0x0 0xfd570000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100386 interrupt-parent = <&gic>;
387 interrupts = <0 131 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530388 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100389 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100390 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200391 iommus = <&smmu 0x14ef>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200392 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100393 };
394
Michal Simek26cbd922020-09-29 13:43:22 +0200395 gic: interrupt-controller@f9010000 {
396 compatible = "arm,gic-400";
397 #interrupt-cells = <3>;
398 reg = <0x0 0xf9010000 0x0 0x10000>,
399 <0x0 0xf9020000 0x0 0x20000>,
400 <0x0 0xf9040000 0x0 0x20000>,
401 <0x0 0xf9060000 0x0 0x20000>;
402 interrupt-controller;
403 interrupt-parent = <&gic>;
404 interrupts = <1 9 0xf04>;
405 };
406
Michal Simek54b896f2015-10-30 15:39:18 +0100407 gpu: gpu@fd4b0000 {
408 status = "disabled";
Parth Gajjara281ad02023-07-10 14:37:29 +0200409 compatible = "xlnx,zynqmp-mali", "arm,mali-400";
Hyun Kwon991faf72017-08-21 18:54:29 -0700410 reg = <0x0 0xfd4b0000 0x0 0x10000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100411 interrupt-parent = <&gic>;
412 interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>;
Parth Gajjara281ad02023-07-10 14:37:29 +0200413 interrupt-names = "gp", "gpmmu", "pp0", "ppmmu0", "pp1", "ppmmu1";
414 clock-names = "bus", "core";
Michal Simek7c001dc2019-10-14 15:56:31 +0200415 power-domains = <&zynqmp_firmware PD_GPU>;
Michal Simek54b896f2015-10-30 15:39:18 +0100416 };
417
Kedareswara rao Appanaae9342f2016-09-09 12:36:01 +0530418 /* LPDDMA default allows only secured access. inorder to enable
419 * These dma channels, Users should ensure that these dma
420 * Channels are allowed for non secure access.
421 */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100422 lpd_dma_chan1: dma-controller@ffa80000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100423 status = "disabled";
424 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100425 reg = <0x0 0xffa80000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100426 interrupt-parent = <&gic>;
427 interrupts = <0 77 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100428 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100429 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100430 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200431 iommus = <&smmu 0x868>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200432 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100433 };
434
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100435 lpd_dma_chan2: dma-controller@ffa90000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100436 status = "disabled";
437 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100438 reg = <0x0 0xffa90000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100439 interrupt-parent = <&gic>;
440 interrupts = <0 78 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100441 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100442 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100443 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200444 iommus = <&smmu 0x869>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200445 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100446 };
447
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100448 lpd_dma_chan3: dma-controller@ffaa0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100449 status = "disabled";
450 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100451 reg = <0x0 0xffaa0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100452 interrupt-parent = <&gic>;
453 interrupts = <0 79 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100454 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100455 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100456 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200457 iommus = <&smmu 0x86a>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200458 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100459 };
460
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100461 lpd_dma_chan4: dma-controller@ffab0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100462 status = "disabled";
463 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100464 reg = <0x0 0xffab0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100465 interrupt-parent = <&gic>;
466 interrupts = <0 80 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100467 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100468 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100469 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200470 iommus = <&smmu 0x86b>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200471 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100472 };
473
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100474 lpd_dma_chan5: dma-controller@ffac0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100475 status = "disabled";
476 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100477 reg = <0x0 0xffac0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100478 interrupt-parent = <&gic>;
479 interrupts = <0 81 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100480 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100481 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100482 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200483 iommus = <&smmu 0x86c>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200484 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100485 };
486
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100487 lpd_dma_chan6: dma-controller@ffad0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100488 status = "disabled";
489 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100490 reg = <0x0 0xffad0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100491 interrupt-parent = <&gic>;
492 interrupts = <0 82 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100493 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100494 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100495 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200496 iommus = <&smmu 0x86d>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200497 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100498 };
499
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100500 lpd_dma_chan7: dma-controller@ffae0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100501 status = "disabled";
502 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100503 reg = <0x0 0xffae0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100504 interrupt-parent = <&gic>;
505 interrupts = <0 83 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100506 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100507 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100508 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200509 iommus = <&smmu 0x86e>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200510 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100511 };
512
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100513 lpd_dma_chan8: dma-controller@ffaf0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100514 status = "disabled";
515 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100516 reg = <0x0 0xffaf0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100517 interrupt-parent = <&gic>;
518 interrupts = <0 84 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100519 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100520 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100521 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200522 iommus = <&smmu 0x86f>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200523 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100524 };
525
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530526 mc: memory-controller@fd070000 {
527 compatible = "xlnx,zynqmp-ddrc-2.40a";
Michal Simek72b562a2016-02-11 07:19:06 +0100528 reg = <0x0 0xfd070000 0x0 0x30000>;
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530529 interrupt-parent = <&gic>;
530 interrupts = <0 112 4>;
531 };
532
Michal Simek958c0e92020-11-26 14:25:02 +0100533 nand0: nand-controller@ff100000 {
534 compatible = "xlnx,zynqmp-nand-controller", "arasan,nfc-v3p10";
Michal Simek54b896f2015-10-30 15:39:18 +0100535 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100536 reg = <0x0 0xff100000 0x0 0x1000>;
Amit Kumar Mahapatrac0504ca2021-02-23 13:47:20 -0700537 clock-names = "controller", "bus";
Michal Simek54b896f2015-10-30 15:39:18 +0100538 interrupt-parent = <&gic>;
539 interrupts = <0 14 4>;
Naga Sureshkumar Rellie007a352017-01-23 16:20:37 +0530540 #address-cells = <1>;
541 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200542 iommus = <&smmu 0x872>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200543 power-domains = <&zynqmp_firmware PD_NAND>;
Michal Simek54b896f2015-10-30 15:39:18 +0100544 };
545
546 gem0: ethernet@ff0b0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100547 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100548 status = "disabled";
549 interrupt-parent = <&gic>;
550 interrupts = <0 57 4>, <0 57 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100551 reg = <0x0 0xff0b0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100552 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100553 #address-cells = <1>;
554 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200555 iommus = <&smmu 0x874>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200556 power-domains = <&zynqmp_firmware PD_ETH_0>;
Michal Simek676c2af2021-11-18 13:42:27 +0100557 resets = <&zynqmp_reset ZYNQMP_RESET_GEM0>;
Michal Simek7159a442022-12-09 13:56:38 +0100558 reset-names = "gem0_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100559 };
560
561 gem1: ethernet@ff0c0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100562 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100563 status = "disabled";
564 interrupt-parent = <&gic>;
565 interrupts = <0 59 4>, <0 59 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100566 reg = <0x0 0xff0c0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100567 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100568 #address-cells = <1>;
569 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200570 iommus = <&smmu 0x875>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200571 power-domains = <&zynqmp_firmware PD_ETH_1>;
Michal Simek676c2af2021-11-18 13:42:27 +0100572 resets = <&zynqmp_reset ZYNQMP_RESET_GEM1>;
Michal Simek7159a442022-12-09 13:56:38 +0100573 reset-names = "gem1_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100574 };
575
576 gem2: ethernet@ff0d0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100577 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100578 status = "disabled";
579 interrupt-parent = <&gic>;
580 interrupts = <0 61 4>, <0 61 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100581 reg = <0x0 0xff0d0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100582 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100583 #address-cells = <1>;
584 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200585 iommus = <&smmu 0x876>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200586 power-domains = <&zynqmp_firmware PD_ETH_2>;
Michal Simek676c2af2021-11-18 13:42:27 +0100587 resets = <&zynqmp_reset ZYNQMP_RESET_GEM2>;
Michal Simek7159a442022-12-09 13:56:38 +0100588 reset-names = "gem2_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100589 };
590
591 gem3: ethernet@ff0e0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100592 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100593 status = "disabled";
594 interrupt-parent = <&gic>;
595 interrupts = <0 63 4>, <0 63 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100596 reg = <0x0 0xff0e0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100597 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100598 #address-cells = <1>;
599 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200600 iommus = <&smmu 0x877>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200601 power-domains = <&zynqmp_firmware PD_ETH_3>;
Michal Simek676c2af2021-11-18 13:42:27 +0100602 resets = <&zynqmp_reset ZYNQMP_RESET_GEM3>;
Michal Simek7159a442022-12-09 13:56:38 +0100603 reset-names = "gem3_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100604 };
605
606 gpio: gpio@ff0a0000 {
607 compatible = "xlnx,zynqmp-gpio-1.0";
608 status = "disabled";
609 #gpio-cells = <0x2>;
Michal Simek3d5f0f62020-01-09 13:10:59 +0100610 gpio-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100611 interrupt-parent = <&gic>;
612 interrupts = <0 16 4>;
Michal Simek7e2df452016-10-20 10:26:13 +0200613 interrupt-controller;
614 #interrupt-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100615 reg = <0x0 0xff0a0000 0x0 0x1000>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200616 power-domains = <&zynqmp_firmware PD_GPIO>;
Michal Simek54b896f2015-10-30 15:39:18 +0100617 };
618
619 i2c0: i2c@ff020000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200620 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100621 status = "disabled";
622 interrupt-parent = <&gic>;
623 interrupts = <0 17 4>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200624 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100625 reg = <0x0 0xff020000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100626 #address-cells = <1>;
627 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200628 power-domains = <&zynqmp_firmware PD_I2C_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100629 };
630
631 i2c1: i2c@ff030000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200632 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100633 status = "disabled";
634 interrupt-parent = <&gic>;
635 interrupts = <0 18 4>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200636 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100637 reg = <0x0 0xff030000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100638 #address-cells = <1>;
639 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200640 power-domains = <&zynqmp_firmware PD_I2C_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100641 };
642
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530643 ocm: memory-controller@ff960000 {
644 compatible = "xlnx,zynqmp-ocmc-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100645 reg = <0x0 0xff960000 0x0 0x1000>;
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530646 interrupt-parent = <&gic>;
647 interrupts = <0 10 4>;
648 };
649
Michal Simek54b896f2015-10-30 15:39:18 +0100650 pcie: pcie@fd0e0000 {
651 compatible = "xlnx,nwl-pcie-2.11";
652 status = "disabled";
653 #address-cells = <3>;
654 #size-cells = <2>;
655 #interrupt-cells = <1>;
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530656 msi-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100657 device_type = "pci";
658 interrupt-parent = <&gic>;
Michal Simekf9fda432016-01-20 12:59:23 +0100659 interrupts = <0 118 4>,
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530660 <0 117 4>,
Michal Simekf9fda432016-01-20 12:59:23 +0100661 <0 116 4>,
662 <0 115 4>, /* MSI_1 [63...32] */
663 <0 114 4>; /* MSI_0 [31...0] */
Michal Simek91ab8252018-01-17 16:32:33 +0100664 interrupt-names = "misc", "dummy", "intx",
665 "msi1", "msi0";
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530666 msi-parent = <&pcie>;
Michal Simek72b562a2016-02-11 07:19:06 +0100667 reg = <0x0 0xfd0e0000 0x0 0x1000>,
668 <0x0 0xfd480000 0x0 0x1000>,
Bharat Kumar Gogadae829f072016-08-02 20:34:13 +0530669 <0x80 0x00000000 0x0 0x1000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100670 reg-names = "breg", "pcireg", "cfg";
Michal Simek26cbd922020-09-29 13:43:22 +0200671 ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000>,/* non-prefetchable memory */
672 <0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
Rob Herring1559f562017-03-21 21:03:13 -0500673 bus-range = <0x00 0xff>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530674 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
675 interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
676 <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
677 <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
678 <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
Stefano Stabellinif8a9daa2021-05-05 14:18:21 -0700679 iommus = <&smmu 0x4d0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200680 power-domains = <&zynqmp_firmware PD_PCIE>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530681 pcie_intc: legacy-interrupt-controller {
682 interrupt-controller;
683 #address-cells = <0>;
684 #interrupt-cells = <1>;
685 };
Michal Simek54b896f2015-10-30 15:39:18 +0100686 };
687
688 qspi: spi@ff0f0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700689 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100690 compatible = "xlnx,zynqmp-qspi-1.0";
691 status = "disabled";
692 clock-names = "ref_clk", "pclk";
693 interrupts = <0 15 4>;
694 interrupt-parent = <&gic>;
695 num-cs = <1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100696 reg = <0x0 0xff0f0000 0x0 0x1000>,
697 <0x0 0xc0000000 0x0 0x8000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100698 #address-cells = <1>;
699 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200700 iommus = <&smmu 0x873>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200701 power-domains = <&zynqmp_firmware PD_QSPI>;
Michal Simek54b896f2015-10-30 15:39:18 +0100702 };
703
Michal Simek958c0e92020-11-26 14:25:02 +0100704 psgtr: phy@fd400000 {
705 compatible = "xlnx,zynqmp-psgtr-v1.1";
706 status = "disabled";
707 reg = <0x0 0xfd400000 0x0 0x40000>,
708 <0x0 0xfd3d0000 0x0 0x1000>;
709 reg-names = "serdes", "siou";
710 #phy-cells = <4>;
711 };
712
Michal Simek54b896f2015-10-30 15:39:18 +0100713 rtc: rtc@ffa60000 {
714 compatible = "xlnx,zynqmp-rtc";
715 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100716 reg = <0x0 0xffa60000 0x0 0x100>;
Michal Simek54b896f2015-10-30 15:39:18 +0100717 interrupt-parent = <&gic>;
718 interrupts = <0 26 4>, <0 27 4>;
719 interrupt-names = "alarm", "sec";
Srinivas Neeli45b66c42021-03-08 14:05:19 +0530720 calibration = <0x7FFF>;
Michal Simek54b896f2015-10-30 15:39:18 +0100721 };
722
723 sata: ahci@fd0c0000 {
724 compatible = "ceva,ahci-1v84";
725 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100726 reg = <0x0 0xfd0c0000 0x0 0x2000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100727 interrupt-parent = <&gic>;
728 interrupts = <0 133 4>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200729 power-domains = <&zynqmp_firmware PD_SATA>;
Michal Simek04fd5412021-05-27 13:49:05 +0200730 resets = <&zynqmp_reset ZYNQMP_RESET_SATA>;
Anurag Kumar Vulisha4e2aaef2017-07-04 20:03:42 +0530731 iommus = <&smmu 0x4c0>, <&smmu 0x4c1>,
732 <&smmu 0x4c2>, <&smmu 0x4c3>;
733 /* dma-coherent; */
Michal Simek54b896f2015-10-30 15:39:18 +0100734 };
735
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530736 sdhci0: mmc@ff160000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700737 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530738 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100739 status = "disabled";
740 interrupt-parent = <&gic>;
741 interrupts = <0 48 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100742 reg = <0x0 0xff160000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100743 clock-names = "clk_xin", "clk_ahb";
Michal Simek8db0faa2016-04-06 10:43:23 +0200744 iommus = <&smmu 0x870>;
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700745 #clock-cells = <1>;
746 clock-output-names = "clk_out_sd0", "clk_in_sd0";
Michal Simek958c0e92020-11-26 14:25:02 +0100747 power-domains = <&zynqmp_firmware PD_SD_0>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100748 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100749 };
750
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530751 sdhci1: mmc@ff170000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700752 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530753 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100754 status = "disabled";
755 interrupt-parent = <&gic>;
756 interrupts = <0 49 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100757 reg = <0x0 0xff170000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100758 clock-names = "clk_xin", "clk_ahb";
Michal Simek8db0faa2016-04-06 10:43:23 +0200759 iommus = <&smmu 0x871>;
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700760 #clock-cells = <1>;
761 clock-output-names = "clk_out_sd1", "clk_in_sd1";
Michal Simek958c0e92020-11-26 14:25:02 +0100762 power-domains = <&zynqmp_firmware PD_SD_1>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100763 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100764 };
765
Michal Simek26cbd922020-09-29 13:43:22 +0200766 smmu: iommu@fd800000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100767 compatible = "arm,mmu-500";
Michal Simek72b562a2016-02-11 07:19:06 +0100768 reg = <0x0 0xfd800000 0x0 0x20000>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200769 #iommu-cells = <1>;
Naga Sureshkumar Relli033f87c2017-03-09 20:00:13 +0530770 status = "disabled";
Michal Simek54b896f2015-10-30 15:39:18 +0100771 #global-interrupts = <1>;
772 interrupt-parent = <&gic>;
Edgar E. Iglesiasf1880d82015-11-26 14:12:19 +0100773 interrupts = <0 155 4>,
774 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
775 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
776 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
777 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100778 };
779
780 spi0: spi@ff040000 {
781 compatible = "cdns,spi-r1p6";
782 status = "disabled";
783 interrupt-parent = <&gic>;
784 interrupts = <0 19 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100785 reg = <0x0 0xff040000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100786 clock-names = "ref_clk", "pclk";
787 #address-cells = <1>;
788 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200789 power-domains = <&zynqmp_firmware PD_SPI_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100790 };
791
792 spi1: spi@ff050000 {
793 compatible = "cdns,spi-r1p6";
794 status = "disabled";
795 interrupt-parent = <&gic>;
796 interrupts = <0 20 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100797 reg = <0x0 0xff050000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100798 clock-names = "ref_clk", "pclk";
799 #address-cells = <1>;
800 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200801 power-domains = <&zynqmp_firmware PD_SPI_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100802 };
803
804 ttc0: timer@ff110000 {
805 compatible = "cdns,ttc";
806 status = "disabled";
807 interrupt-parent = <&gic>;
808 interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100809 reg = <0x0 0xff110000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100810 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200811 power-domains = <&zynqmp_firmware PD_TTC_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100812 };
813
814 ttc1: timer@ff120000 {
815 compatible = "cdns,ttc";
816 status = "disabled";
817 interrupt-parent = <&gic>;
818 interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100819 reg = <0x0 0xff120000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100820 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200821 power-domains = <&zynqmp_firmware PD_TTC_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100822 };
823
824 ttc2: timer@ff130000 {
825 compatible = "cdns,ttc";
826 status = "disabled";
827 interrupt-parent = <&gic>;
828 interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100829 reg = <0x0 0xff130000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100830 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200831 power-domains = <&zynqmp_firmware PD_TTC_2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100832 };
833
834 ttc3: timer@ff140000 {
835 compatible = "cdns,ttc";
836 status = "disabled";
837 interrupt-parent = <&gic>;
838 interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100839 reg = <0x0 0xff140000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100840 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200841 power-domains = <&zynqmp_firmware PD_TTC_3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100842 };
843
844 uart0: serial@ff000000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700845 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100846 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100847 status = "disabled";
848 interrupt-parent = <&gic>;
849 interrupts = <0 21 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100850 reg = <0x0 0xff000000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100851 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200852 power-domains = <&zynqmp_firmware PD_UART_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100853 };
854
855 uart1: serial@ff010000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700856 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100857 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100858 status = "disabled";
859 interrupt-parent = <&gic>;
860 interrupts = <0 22 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100861 reg = <0x0 0xff010000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100862 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200863 power-domains = <&zynqmp_firmware PD_UART_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100864 };
865
Michal Simek7aa70d52022-12-09 13:56:41 +0100866 usb0: usb@ff9d0000 {
Michal Simek13111a12016-04-07 15:06:07 +0200867 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100868 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100869 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +0200870 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +0530871 reg = <0x0 0xff9d0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +0200872 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200873 power-domains = <&zynqmp_firmware PD_USB_0>;
Michal Simek362082a2021-06-11 08:51:19 +0200874 resets = <&zynqmp_reset ZYNQMP_RESET_USB0_CORERESET>,
875 <&zynqmp_reset ZYNQMP_RESET_USB0_HIBERRESET>,
876 <&zynqmp_reset ZYNQMP_RESET_USB0_APB>;
877 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Piyush Mehta949e7952022-05-11 11:52:45 +0200878 reset-gpios = <&modepin_gpio 1 GPIO_ACTIVE_LOW>;
Michal Simek13111a12016-04-07 15:06:07 +0200879 ranges;
880
Manish Narani690dec02022-01-14 12:43:35 +0100881 dwc3_0: usb@fe200000 {
Michal Simek13111a12016-04-07 15:06:07 +0200882 compatible = "snps,dwc3";
883 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100884 reg = <0x0 0xfe200000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +0200885 interrupt-parent = <&gic>;
Michal Simek362082a2021-06-11 08:51:19 +0200886 interrupt-names = "dwc_usb3", "otg", "hiber";
887 interrupts = <0 65 4>, <0 69 4>, <0 75 4>;
Anurag Kumar Vulisha4bf99f82017-06-20 16:25:16 +0530888 iommus = <&smmu 0x860>;
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +0530889 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +0200890 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +0200891 snps,enable_guctl1_resume_quirk;
892 snps,enable_guctl1_ipd_quirk;
893 snps,xhci-stream-quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +0200894 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +0530895 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +0200896 };
Michal Simek54b896f2015-10-30 15:39:18 +0100897 };
898
Michal Simek7aa70d52022-12-09 13:56:41 +0100899 usb1: usb@ff9e0000 {
Michal Simek13111a12016-04-07 15:06:07 +0200900 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100901 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100902 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +0200903 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +0530904 reg = <0x0 0xff9e0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +0200905 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200906 power-domains = <&zynqmp_firmware PD_USB_1>;
Michal Simek362082a2021-06-11 08:51:19 +0200907 resets = <&zynqmp_reset ZYNQMP_RESET_USB1_CORERESET>,
908 <&zynqmp_reset ZYNQMP_RESET_USB1_HIBERRESET>,
909 <&zynqmp_reset ZYNQMP_RESET_USB1_APB>;
910 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Michal Simek13111a12016-04-07 15:06:07 +0200911 ranges;
912
Manish Narani690dec02022-01-14 12:43:35 +0100913 dwc3_1: usb@fe300000 {
Michal Simek13111a12016-04-07 15:06:07 +0200914 compatible = "snps,dwc3";
915 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100916 reg = <0x0 0xfe300000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +0200917 interrupt-parent = <&gic>;
Michal Simek362082a2021-06-11 08:51:19 +0200918 interrupt-names = "dwc_usb3", "otg", "hiber";
919 interrupts = <0 70 4>, <0 74 4>, <0 76 4>;
Anurag Kumar Vulisha4bf99f82017-06-20 16:25:16 +0530920 iommus = <&smmu 0x861>;
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +0530921 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +0200922 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +0200923 snps,enable_guctl1_resume_quirk;
924 snps,enable_guctl1_ipd_quirk;
925 snps,xhci-stream-quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +0200926 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +0530927 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +0200928 };
Michal Simek54b896f2015-10-30 15:39:18 +0100929 };
930
931 watchdog0: watchdog@fd4d0000 {
932 compatible = "cdns,wdt-r1p2";
933 status = "disabled";
934 interrupt-parent = <&gic>;
Punnaiah Choudary Kallurid67bab62015-11-04 12:34:17 +0530935 interrupts = <0 113 1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100936 reg = <0x0 0xfd4d0000 0x0 0x1000>;
Mounika Grace Akula7db82412018-10-09 20:52:50 +0530937 timeout-sec = <60>;
938 reset-on-timeout;
Michal Simek54b896f2015-10-30 15:39:18 +0100939 };
940
Michal Simek7b6280e2018-07-18 09:25:43 +0200941 lpd_watchdog: watchdog@ff150000 {
942 compatible = "cdns,wdt-r1p2";
943 status = "disabled";
944 interrupt-parent = <&gic>;
945 interrupts = <0 52 1>;
946 reg = <0x0 0xff150000 0x0 0x1000>;
947 timeout-sec = <10>;
948 };
949
Michal Simek1bb4be32017-11-02 12:04:43 +0100950 xilinx_ams: ams@ffa50000 {
951 compatible = "xlnx,zynqmp-ams";
952 status = "disabled";
953 interrupt-parent = <&gic>;
954 interrupts = <0 56 4>;
955 interrupt-names = "ams-irq";
956 reg = <0x0 0xffa50000 0x0 0x800>;
957 reg-names = "ams-base";
Michal Simek22459162022-12-09 13:56:39 +0100958 #address-cells = <1>;
959 #size-cells = <1>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100960 #io-channel-cells = <1>;
Michal Simek22459162022-12-09 13:56:39 +0100961 ranges = <0 0 0xffa50800 0x800>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100962
Michal Simek22459162022-12-09 13:56:39 +0100963 ams_ps: ams_ps@0 {
Michal Simek1bb4be32017-11-02 12:04:43 +0100964 compatible = "xlnx,zynqmp-ams-ps";
965 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +0100966 reg = <0x0 0x400>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100967 };
968
Michal Simek22459162022-12-09 13:56:39 +0100969 ams_pl: ams_pl@400 {
Michal Simek1bb4be32017-11-02 12:04:43 +0100970 compatible = "xlnx,zynqmp-ams-pl";
971 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +0100972 reg = <0x400 0x400>;
973 #address-cells = <1>;
974 #size-cells = <0>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100975 };
976 };
977
Michal Simek958c0e92020-11-26 14:25:02 +0100978 zynqmp_dpdma: dma-controller@fd4c0000 {
979 compatible = "xlnx,zynqmp-dpdma";
Michal Simek54b896f2015-10-30 15:39:18 +0100980 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100981 reg = <0x0 0xfd4c0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100982 interrupts = <0 122 4>;
983 interrupt-parent = <&gic>;
984 clock-names = "axi_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200985 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simek54b896f2015-10-30 15:39:18 +0100986 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100987 };
Michal Simek37674252020-02-18 09:24:08 +0100988
Michal Simek958c0e92020-11-26 14:25:02 +0100989 zynqmp_dpsub: display@fd4a0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700990 bootph-all;
Michal Simek37674252020-02-18 09:24:08 +0100991 compatible = "xlnx,zynqmp-dpsub-1.7";
992 status = "disabled";
993 reg = <0x0 0xfd4a0000 0x0 0x1000>,
994 <0x0 0xfd4aa000 0x0 0x1000>,
995 <0x0 0xfd4ab000 0x0 0x1000>,
996 <0x0 0xfd4ac000 0x0 0x1000>;
997 reg-names = "dp", "blend", "av_buf", "aud";
998 interrupts = <0 119 4>;
999 interrupt-parent = <&gic>;
Michal Simek37674252020-02-18 09:24:08 +01001000 clock-names = "dp_apb_clk", "dp_aud_clk",
1001 "dp_vtc_pixel_clk_in";
Michal Simek37674252020-02-18 09:24:08 +01001002 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simek958c0e92020-11-26 14:25:02 +01001003 resets = <&zynqmp_reset ZYNQMP_RESET_DP>;
1004 dma-names = "vid0", "vid1", "vid2", "gfx0";
1005 dmas = <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO0>,
1006 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO1>,
1007 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO2>,
1008 <&zynqmp_dpdma ZYNQMP_DPDMA_GRAPHICS>;
Michal Simek37674252020-02-18 09:24:08 +01001009 };
Michal Simek54b896f2015-10-30 15:39:18 +01001010 };
1011};