blob: 6228149b886e1728a5073fd38aa4940253321f22 [file] [log] [blame]
Michal Simek090a2d72018-03-27 10:36:39 +02001// SPDX-License-Identifier: GPL-2.0+
Michal Simek54b896f2015-10-30 15:39:18 +01002/*
3 * dts file for Xilinx ZynqMP
4 *
Michal Simek821e32a2021-05-31 09:50:01 +02005 * (C) Copyright 2014 - 2021, Xilinx, Inc.
Michal Simek54b896f2015-10-30 15:39:18 +01006 *
Michal Simeka8c94362023-07-10 14:35:49 +02007 * Michal Simek <michal.simek@amd.com>
Michal Simek54b896f2015-10-30 15:39:18 +01008 *
Michal Simek090a2d72018-03-27 10:36:39 +02009 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
Michal Simek54b896f2015-10-30 15:39:18 +010013 */
Michal Simek0c365702016-12-16 13:12:48 +010014
Michal Simek958c0e92020-11-26 14:25:02 +010015#include <dt-bindings/dma/xlnx-zynqmp-dpdma.h>
Piyush Mehta949e7952022-05-11 11:52:45 +020016#include <dt-bindings/gpio/gpio.h>
Michal Simek7c001dc2019-10-14 15:56:31 +020017#include <dt-bindings/power/xlnx-zynqmp-power.h>
Michal Simeka898c332019-10-14 15:55:53 +020018#include <dt-bindings/reset/xlnx-zynqmp-resets.h>
19
Michal Simek54b896f2015-10-30 15:39:18 +010020/ {
21 compatible = "xlnx,zynqmp";
22 #address-cells = <2>;
Michal Simekd171c752016-04-07 15:07:38 +020023 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +010024
25 cpus {
26 #address-cells = <1>;
27 #size-cells = <0>;
28
Michal Simek28663032017-02-06 10:09:53 +010029 cpu0: cpu@0 {
Rob Herringff9eb352019-01-14 11:45:33 -060030 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010031 device_type = "cpu";
32 enable-method = "psci";
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053033 operating-points-v2 = <&cpu_opp_table>;
Michal Simek54b896f2015-10-30 15:39:18 +010034 reg = <0x0>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020035 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020036 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010037 };
38
Michal Simek28663032017-02-06 10:09:53 +010039 cpu1: cpu@1 {
Rob Herringff9eb352019-01-14 11:45:33 -060040 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010041 device_type = "cpu";
42 enable-method = "psci";
43 reg = <0x1>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053044 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020045 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020046 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010047 };
48
Michal Simek28663032017-02-06 10:09:53 +010049 cpu2: cpu@2 {
Rob Herringff9eb352019-01-14 11:45:33 -060050 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010051 device_type = "cpu";
52 enable-method = "psci";
53 reg = <0x2>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053054 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020055 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020056 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010057 };
58
Michal Simek28663032017-02-06 10:09:53 +010059 cpu3: cpu@3 {
Rob Herringff9eb352019-01-14 11:45:33 -060060 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010061 device_type = "cpu";
62 enable-method = "psci";
63 reg = <0x3>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053064 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020065 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020066 next-level-cache = <&L2>;
67 };
68
69 L2: l2-cache {
70 compatible = "cache";
71 cache-level = <2>;
72 cache-unified;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020073 };
74
75 idle-states {
Amit Kucheriaefa69732018-08-23 14:23:29 +053076 entry-method = "psci";
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020077
78 CPU_SLEEP_0: cpu-sleep-0 {
79 compatible = "arm,idle-state";
80 arm,psci-suspend-param = <0x40000000>;
81 local-timer-stop;
82 entry-latency-us = <300>;
83 exit-latency-us = <600>;
Jolly Shah5a5d5b32017-06-14 15:03:52 -070084 min-residency-us = <10000>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020085 };
Michal Simek54b896f2015-10-30 15:39:18 +010086 };
87 };
88
Michal Simek330ea2d2022-05-11 11:52:47 +020089 cpu_opp_table: opp-table-cpu {
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053090 compatible = "operating-points-v2";
91 opp-shared;
92 opp00 {
93 opp-hz = /bits/ 64 <1199999988>;
94 opp-microvolt = <1000000>;
95 clock-latency-ns = <500000>;
96 };
97 opp01 {
98 opp-hz = /bits/ 64 <599999994>;
99 opp-microvolt = <1000000>;
100 clock-latency-ns = <500000>;
101 };
102 opp02 {
103 opp-hz = /bits/ 64 <399999996>;
104 opp-microvolt = <1000000>;
105 clock-latency-ns = <500000>;
106 };
107 opp03 {
108 opp-hz = /bits/ 64 <299999997>;
109 opp-microvolt = <1000000>;
110 clock-latency-ns = <500000>;
111 };
112 };
113
Michal Simek0e7707f2021-05-31 09:42:08 +0200114 zynqmp_ipi: zynqmp_ipi {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700115 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100116 compatible = "xlnx,zynqmp-ipi-mailbox";
117 interrupt-parent = <&gic>;
118 interrupts = <0 35 4>;
119 xlnx,ipi-id = <0>;
120 #address-cells = <2>;
121 #size-cells = <2>;
122 ranges;
123
Michal Simek366111e2023-07-10 14:37:38 +0200124 ipi_mailbox_pmu1: mailbox@ff9905c0 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700125 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100126 reg = <0x0 0xff9905c0 0x0 0x20>,
127 <0x0 0xff9905e0 0x0 0x20>,
128 <0x0 0xff990e80 0x0 0x20>,
129 <0x0 0xff990ea0 0x0 0x20>;
Michal Simek26cbd922020-09-29 13:43:22 +0200130 reg-names = "local_request_region",
131 "local_response_region",
132 "remote_request_region",
133 "remote_response_region";
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100134 #mbox-cells = <1>;
135 xlnx,ipi-id = <4>;
136 };
137 };
138
Michal Simekde29d542016-09-09 08:46:39 +0200139 dcc: dcc {
140 compatible = "arm,dcc";
141 status = "disabled";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700142 bootph-all;
Michal Simekde29d542016-09-09 08:46:39 +0200143 };
144
Michal Simek54b896f2015-10-30 15:39:18 +0100145 pmu {
146 compatible = "arm,armv8-pmuv3";
Michal Simek86e6eee2016-04-07 15:28:33 +0200147 interrupt-parent = <&gic>;
Michal Simek54b896f2015-10-30 15:39:18 +0100148 interrupts = <0 143 4>,
149 <0 144 4>,
150 <0 145 4>,
151 <0 146 4>;
Radhey Shyam Pandeybf388882023-07-10 14:37:39 +0200152 interrupt-affinity = <&cpu0>,
153 <&cpu1>,
154 <&cpu2>,
155 <&cpu3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100156 };
157
158 psci {
159 compatible = "arm,psci-0.2";
160 method = "smc";
161 };
162
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100163 firmware {
Ilias Apalodimas8c930902023-02-16 15:39:20 +0200164 optee: optee {
165 compatible = "linaro,optee-tz";
166 method = "smc";
167 };
168
Michal Simekebddf492019-10-14 15:42:03 +0200169 zynqmp_firmware: zynqmp-firmware {
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100170 compatible = "xlnx,zynqmp-firmware";
Michal Simek26cbd922020-09-29 13:43:22 +0200171 #power-domain-cells = <1>;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100172 method = "smc";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700173 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100174
175 zynqmp_power: zynqmp-power {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700176 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100177 compatible = "xlnx,zynqmp-power";
178 interrupt-parent = <&gic>;
179 interrupts = <0 35 4>;
180 mboxes = <&ipi_mailbox_pmu1 0>, <&ipi_mailbox_pmu1 1>;
181 mbox-names = "tx", "rx";
182 };
Michal Simeka898c332019-10-14 15:55:53 +0200183
Michal Simek958c0e92020-11-26 14:25:02 +0100184 nvmem_firmware {
185 compatible = "xlnx,zynqmp-nvmem-fw";
186 #address-cells = <1>;
187 #size-cells = <1>;
188
189 soc_revision: soc_revision@0 {
190 reg = <0x0 0x4>;
191 };
192 };
193
Michal Simek26cbd922020-09-29 13:43:22 +0200194 zynqmp_pcap: pcap {
195 compatible = "xlnx,zynqmp-pcap-fpga";
196 clock-names = "ref_clk";
197 };
198
Michal Simek958c0e92020-11-26 14:25:02 +0100199 xlnx_aes: zynqmp-aes {
200 compatible = "xlnx,zynqmp-aes";
201 };
202
Michal Simeka898c332019-10-14 15:55:53 +0200203 zynqmp_reset: reset-controller {
204 compatible = "xlnx,zynqmp-reset";
205 #reset-cells = <1>;
206 };
Michal Simekaa8206e2020-02-18 13:04:06 +0100207
208 pinctrl0: pinctrl {
209 compatible = "xlnx,zynqmp-pinctrl";
210 status = "disabled";
211 };
Piyush Mehta949e7952022-05-11 11:52:45 +0200212
213 modepin_gpio: gpio {
214 compatible = "xlnx,zynqmp-gpio-modepin";
215 gpio-controller;
216 #gpio-cells = <2>;
217 };
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100218 };
Michal Simek54b896f2015-10-30 15:39:18 +0100219 };
220
221 timer {
222 compatible = "arm,armv8-timer";
223 interrupt-parent = <&gic>;
Michal Simek2155a602017-02-09 14:45:12 +0100224 interrupts = <1 13 0xf08>,
225 <1 14 0xf08>,
226 <1 11 0xf08>,
227 <1 10 0xf08>;
Michal Simek54b896f2015-10-30 15:39:18 +0100228 };
229
Naga Sureshkumar Relli1931f212016-06-20 15:48:30 +0530230 edac {
231 compatible = "arm,cortex-a53-edac";
232 };
233
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530234 fpga_full: fpga-full {
235 compatible = "fpga-region";
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200236 fpga-mgr = <&zynqmp_pcap>;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530237 #address-cells = <2>;
238 #size-cells = <2>;
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200239 ranges;
Michal Simeke20f7402022-05-11 11:52:48 +0200240 power-domains = <&zynqmp_firmware PD_PL>;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530241 };
242
Michal Simek26cbd922020-09-29 13:43:22 +0200243 amba: axi {
Michal Simek54b896f2015-10-30 15:39:18 +0100244 compatible = "simple-bus";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700245 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100246 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100247 #size-cells = <2>;
248 ranges;
Michal Simek54b896f2015-10-30 15:39:18 +0100249
250 can0: can@ff060000 {
251 compatible = "xlnx,zynq-can-1.0";
252 status = "disabled";
253 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100254 reg = <0x0 0xff060000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100255 interrupts = <0 23 4>;
256 interrupt-parent = <&gic>;
257 tx-fifo-depth = <0x40>;
258 rx-fifo-depth = <0x40>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200259 power-domains = <&zynqmp_firmware PD_CAN_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100260 };
261
262 can1: can@ff070000 {
263 compatible = "xlnx,zynq-can-1.0";
264 status = "disabled";
265 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100266 reg = <0x0 0xff070000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100267 interrupts = <0 24 4>;
268 interrupt-parent = <&gic>;
269 tx-fifo-depth = <0x40>;
270 rx-fifo-depth = <0x40>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200271 power-domains = <&zynqmp_firmware PD_CAN_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100272 };
273
Michal Simekb197dd42015-11-26 11:21:25 +0100274 cci: cci@fd6e0000 {
275 compatible = "arm,cci-400";
Michal Simek79db3c62020-05-11 10:14:34 +0200276 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100277 reg = <0x0 0xfd6e0000 0x0 0x9000>;
Michal Simekb197dd42015-11-26 11:21:25 +0100278 ranges = <0x0 0x0 0xfd6e0000 0x10000>;
279 #address-cells = <1>;
280 #size-cells = <1>;
281
282 pmu@9000 {
283 compatible = "arm,cci-400-pmu,r1";
284 reg = <0x9000 0x5000>;
285 interrupt-parent = <&gic>;
286 interrupts = <0 123 4>,
287 <0 123 4>,
288 <0 123 4>,
289 <0 123 4>,
290 <0 123 4>;
291 };
292 };
293
Michal Simek54b896f2015-10-30 15:39:18 +0100294 /* GDMA */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100295 fpd_dma_chan1: dma-controller@fd500000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100296 status = "disabled";
297 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100298 reg = <0x0 0xfd500000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100299 interrupt-parent = <&gic>;
300 interrupts = <0 124 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530301 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100302 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100303 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200304 iommus = <&smmu 0x14e8>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200305 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100306 };
307
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100308 fpd_dma_chan2: dma-controller@fd510000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100309 status = "disabled";
310 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100311 reg = <0x0 0xfd510000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100312 interrupt-parent = <&gic>;
313 interrupts = <0 125 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530314 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100315 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100316 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200317 iommus = <&smmu 0x14e9>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200318 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100319 };
320
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100321 fpd_dma_chan3: dma-controller@fd520000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100322 status = "disabled";
323 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100324 reg = <0x0 0xfd520000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100325 interrupt-parent = <&gic>;
326 interrupts = <0 126 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530327 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100328 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100329 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200330 iommus = <&smmu 0x14ea>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200331 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100332 };
333
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100334 fpd_dma_chan4: dma-controller@fd530000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100335 status = "disabled";
336 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100337 reg = <0x0 0xfd530000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100338 interrupt-parent = <&gic>;
339 interrupts = <0 127 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530340 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100341 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100342 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200343 iommus = <&smmu 0x14eb>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200344 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100345 };
346
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100347 fpd_dma_chan5: dma-controller@fd540000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100348 status = "disabled";
349 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100350 reg = <0x0 0xfd540000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100351 interrupt-parent = <&gic>;
352 interrupts = <0 128 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530353 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100354 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100355 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200356 iommus = <&smmu 0x14ec>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200357 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100358 };
359
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100360 fpd_dma_chan6: dma-controller@fd550000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100361 status = "disabled";
362 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100363 reg = <0x0 0xfd550000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100364 interrupt-parent = <&gic>;
365 interrupts = <0 129 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530366 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100367 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100368 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200369 iommus = <&smmu 0x14ed>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200370 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100371 };
372
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100373 fpd_dma_chan7: dma-controller@fd560000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100374 status = "disabled";
375 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100376 reg = <0x0 0xfd560000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100377 interrupt-parent = <&gic>;
378 interrupts = <0 130 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530379 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100380 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100381 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200382 iommus = <&smmu 0x14ee>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200383 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100384 };
385
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100386 fpd_dma_chan8: dma-controller@fd570000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100387 status = "disabled";
388 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100389 reg = <0x0 0xfd570000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100390 interrupt-parent = <&gic>;
391 interrupts = <0 131 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530392 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100393 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100394 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200395 iommus = <&smmu 0x14ef>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200396 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100397 };
398
Michal Simek26cbd922020-09-29 13:43:22 +0200399 gic: interrupt-controller@f9010000 {
400 compatible = "arm,gic-400";
401 #interrupt-cells = <3>;
402 reg = <0x0 0xf9010000 0x0 0x10000>,
403 <0x0 0xf9020000 0x0 0x20000>,
404 <0x0 0xf9040000 0x0 0x20000>,
405 <0x0 0xf9060000 0x0 0x20000>;
406 interrupt-controller;
407 interrupt-parent = <&gic>;
408 interrupts = <1 9 0xf04>;
409 };
410
Michal Simek54b896f2015-10-30 15:39:18 +0100411 gpu: gpu@fd4b0000 {
412 status = "disabled";
Parth Gajjara281ad02023-07-10 14:37:29 +0200413 compatible = "xlnx,zynqmp-mali", "arm,mali-400";
Hyun Kwon991faf72017-08-21 18:54:29 -0700414 reg = <0x0 0xfd4b0000 0x0 0x10000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100415 interrupt-parent = <&gic>;
416 interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>;
Parth Gajjara281ad02023-07-10 14:37:29 +0200417 interrupt-names = "gp", "gpmmu", "pp0", "ppmmu0", "pp1", "ppmmu1";
418 clock-names = "bus", "core";
Michal Simek7c001dc2019-10-14 15:56:31 +0200419 power-domains = <&zynqmp_firmware PD_GPU>;
Michal Simek54b896f2015-10-30 15:39:18 +0100420 };
421
Kedareswara rao Appanaae9342f2016-09-09 12:36:01 +0530422 /* LPDDMA default allows only secured access. inorder to enable
423 * These dma channels, Users should ensure that these dma
424 * Channels are allowed for non secure access.
425 */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100426 lpd_dma_chan1: dma-controller@ffa80000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100427 status = "disabled";
428 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100429 reg = <0x0 0xffa80000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100430 interrupt-parent = <&gic>;
431 interrupts = <0 77 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100432 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100433 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100434 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200435 iommus = <&smmu 0x868>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200436 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100437 };
438
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100439 lpd_dma_chan2: dma-controller@ffa90000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100440 status = "disabled";
441 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100442 reg = <0x0 0xffa90000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100443 interrupt-parent = <&gic>;
444 interrupts = <0 78 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100445 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100446 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100447 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200448 iommus = <&smmu 0x869>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200449 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100450 };
451
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100452 lpd_dma_chan3: dma-controller@ffaa0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100453 status = "disabled";
454 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100455 reg = <0x0 0xffaa0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100456 interrupt-parent = <&gic>;
457 interrupts = <0 79 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100458 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100459 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100460 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200461 iommus = <&smmu 0x86a>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200462 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100463 };
464
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100465 lpd_dma_chan4: dma-controller@ffab0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100466 status = "disabled";
467 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100468 reg = <0x0 0xffab0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100469 interrupt-parent = <&gic>;
470 interrupts = <0 80 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100471 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100472 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100473 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200474 iommus = <&smmu 0x86b>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200475 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100476 };
477
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100478 lpd_dma_chan5: dma-controller@ffac0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100479 status = "disabled";
480 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100481 reg = <0x0 0xffac0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100482 interrupt-parent = <&gic>;
483 interrupts = <0 81 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100484 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100485 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100486 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200487 iommus = <&smmu 0x86c>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200488 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100489 };
490
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100491 lpd_dma_chan6: dma-controller@ffad0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100492 status = "disabled";
493 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100494 reg = <0x0 0xffad0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100495 interrupt-parent = <&gic>;
496 interrupts = <0 82 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100497 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100498 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100499 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200500 iommus = <&smmu 0x86d>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200501 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100502 };
503
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100504 lpd_dma_chan7: dma-controller@ffae0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100505 status = "disabled";
506 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100507 reg = <0x0 0xffae0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100508 interrupt-parent = <&gic>;
509 interrupts = <0 83 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100510 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100511 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100512 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200513 iommus = <&smmu 0x86e>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200514 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100515 };
516
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100517 lpd_dma_chan8: dma-controller@ffaf0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100518 status = "disabled";
519 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100520 reg = <0x0 0xffaf0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100521 interrupt-parent = <&gic>;
522 interrupts = <0 84 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100523 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100524 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100525 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200526 iommus = <&smmu 0x86f>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200527 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100528 };
529
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530530 mc: memory-controller@fd070000 {
531 compatible = "xlnx,zynqmp-ddrc-2.40a";
Michal Simek72b562a2016-02-11 07:19:06 +0100532 reg = <0x0 0xfd070000 0x0 0x30000>;
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530533 interrupt-parent = <&gic>;
534 interrupts = <0 112 4>;
535 };
536
Michal Simek958c0e92020-11-26 14:25:02 +0100537 nand0: nand-controller@ff100000 {
538 compatible = "xlnx,zynqmp-nand-controller", "arasan,nfc-v3p10";
Michal Simek54b896f2015-10-30 15:39:18 +0100539 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100540 reg = <0x0 0xff100000 0x0 0x1000>;
Amit Kumar Mahapatrac0504ca2021-02-23 13:47:20 -0700541 clock-names = "controller", "bus";
Michal Simek54b896f2015-10-30 15:39:18 +0100542 interrupt-parent = <&gic>;
543 interrupts = <0 14 4>;
Naga Sureshkumar Rellie007a352017-01-23 16:20:37 +0530544 #address-cells = <1>;
545 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200546 iommus = <&smmu 0x872>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200547 power-domains = <&zynqmp_firmware PD_NAND>;
Michal Simek54b896f2015-10-30 15:39:18 +0100548 };
549
550 gem0: ethernet@ff0b0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100551 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100552 status = "disabled";
553 interrupt-parent = <&gic>;
554 interrupts = <0 57 4>, <0 57 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100555 reg = <0x0 0xff0b0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100556 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100557 #address-cells = <1>;
558 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200559 iommus = <&smmu 0x874>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200560 power-domains = <&zynqmp_firmware PD_ETH_0>;
Michal Simek676c2af2021-11-18 13:42:27 +0100561 resets = <&zynqmp_reset ZYNQMP_RESET_GEM0>;
Michal Simek7159a442022-12-09 13:56:38 +0100562 reset-names = "gem0_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100563 };
564
565 gem1: ethernet@ff0c0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100566 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100567 status = "disabled";
568 interrupt-parent = <&gic>;
569 interrupts = <0 59 4>, <0 59 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100570 reg = <0x0 0xff0c0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100571 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100572 #address-cells = <1>;
573 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200574 iommus = <&smmu 0x875>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200575 power-domains = <&zynqmp_firmware PD_ETH_1>;
Michal Simek676c2af2021-11-18 13:42:27 +0100576 resets = <&zynqmp_reset ZYNQMP_RESET_GEM1>;
Michal Simek7159a442022-12-09 13:56:38 +0100577 reset-names = "gem1_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100578 };
579
580 gem2: ethernet@ff0d0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100581 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100582 status = "disabled";
583 interrupt-parent = <&gic>;
584 interrupts = <0 61 4>, <0 61 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100585 reg = <0x0 0xff0d0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100586 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100587 #address-cells = <1>;
588 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200589 iommus = <&smmu 0x876>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200590 power-domains = <&zynqmp_firmware PD_ETH_2>;
Michal Simek676c2af2021-11-18 13:42:27 +0100591 resets = <&zynqmp_reset ZYNQMP_RESET_GEM2>;
Michal Simek7159a442022-12-09 13:56:38 +0100592 reset-names = "gem2_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100593 };
594
595 gem3: ethernet@ff0e0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100596 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100597 status = "disabled";
598 interrupt-parent = <&gic>;
599 interrupts = <0 63 4>, <0 63 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100600 reg = <0x0 0xff0e0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100601 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100602 #address-cells = <1>;
603 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200604 iommus = <&smmu 0x877>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200605 power-domains = <&zynqmp_firmware PD_ETH_3>;
Michal Simek676c2af2021-11-18 13:42:27 +0100606 resets = <&zynqmp_reset ZYNQMP_RESET_GEM3>;
Michal Simek7159a442022-12-09 13:56:38 +0100607 reset-names = "gem3_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100608 };
609
610 gpio: gpio@ff0a0000 {
611 compatible = "xlnx,zynqmp-gpio-1.0";
612 status = "disabled";
613 #gpio-cells = <0x2>;
Michal Simek3d5f0f62020-01-09 13:10:59 +0100614 gpio-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100615 interrupt-parent = <&gic>;
616 interrupts = <0 16 4>;
Michal Simek7e2df452016-10-20 10:26:13 +0200617 interrupt-controller;
618 #interrupt-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100619 reg = <0x0 0xff0a0000 0x0 0x1000>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200620 power-domains = <&zynqmp_firmware PD_GPIO>;
Michal Simek54b896f2015-10-30 15:39:18 +0100621 };
622
623 i2c0: i2c@ff020000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200624 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100625 status = "disabled";
626 interrupt-parent = <&gic>;
627 interrupts = <0 17 4>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200628 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100629 reg = <0x0 0xff020000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100630 #address-cells = <1>;
631 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200632 power-domains = <&zynqmp_firmware PD_I2C_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100633 };
634
635 i2c1: i2c@ff030000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200636 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100637 status = "disabled";
638 interrupt-parent = <&gic>;
639 interrupts = <0 18 4>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200640 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100641 reg = <0x0 0xff030000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100642 #address-cells = <1>;
643 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200644 power-domains = <&zynqmp_firmware PD_I2C_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100645 };
646
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530647 ocm: memory-controller@ff960000 {
648 compatible = "xlnx,zynqmp-ocmc-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100649 reg = <0x0 0xff960000 0x0 0x1000>;
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530650 interrupt-parent = <&gic>;
651 interrupts = <0 10 4>;
652 };
653
Michal Simek54b896f2015-10-30 15:39:18 +0100654 pcie: pcie@fd0e0000 {
655 compatible = "xlnx,nwl-pcie-2.11";
656 status = "disabled";
657 #address-cells = <3>;
658 #size-cells = <2>;
659 #interrupt-cells = <1>;
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530660 msi-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100661 device_type = "pci";
662 interrupt-parent = <&gic>;
Michal Simekf9fda432016-01-20 12:59:23 +0100663 interrupts = <0 118 4>,
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530664 <0 117 4>,
Michal Simekf9fda432016-01-20 12:59:23 +0100665 <0 116 4>,
666 <0 115 4>, /* MSI_1 [63...32] */
667 <0 114 4>; /* MSI_0 [31...0] */
Michal Simek91ab8252018-01-17 16:32:33 +0100668 interrupt-names = "misc", "dummy", "intx",
669 "msi1", "msi0";
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530670 msi-parent = <&pcie>;
Michal Simek72b562a2016-02-11 07:19:06 +0100671 reg = <0x0 0xfd0e0000 0x0 0x1000>,
672 <0x0 0xfd480000 0x0 0x1000>,
Bharat Kumar Gogadae829f072016-08-02 20:34:13 +0530673 <0x80 0x00000000 0x0 0x1000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100674 reg-names = "breg", "pcireg", "cfg";
Michal Simek26cbd922020-09-29 13:43:22 +0200675 ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000>,/* non-prefetchable memory */
676 <0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
Rob Herring1559f562017-03-21 21:03:13 -0500677 bus-range = <0x00 0xff>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530678 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
679 interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
680 <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
681 <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
682 <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
Stefano Stabellinif8a9daa2021-05-05 14:18:21 -0700683 iommus = <&smmu 0x4d0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200684 power-domains = <&zynqmp_firmware PD_PCIE>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530685 pcie_intc: legacy-interrupt-controller {
686 interrupt-controller;
687 #address-cells = <0>;
688 #interrupt-cells = <1>;
689 };
Michal Simek54b896f2015-10-30 15:39:18 +0100690 };
691
692 qspi: spi@ff0f0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700693 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100694 compatible = "xlnx,zynqmp-qspi-1.0";
695 status = "disabled";
696 clock-names = "ref_clk", "pclk";
697 interrupts = <0 15 4>;
698 interrupt-parent = <&gic>;
699 num-cs = <1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100700 reg = <0x0 0xff0f0000 0x0 0x1000>,
701 <0x0 0xc0000000 0x0 0x8000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100702 #address-cells = <1>;
703 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200704 iommus = <&smmu 0x873>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200705 power-domains = <&zynqmp_firmware PD_QSPI>;
Michal Simek54b896f2015-10-30 15:39:18 +0100706 };
707
Michal Simek958c0e92020-11-26 14:25:02 +0100708 psgtr: phy@fd400000 {
709 compatible = "xlnx,zynqmp-psgtr-v1.1";
710 status = "disabled";
711 reg = <0x0 0xfd400000 0x0 0x40000>,
712 <0x0 0xfd3d0000 0x0 0x1000>;
713 reg-names = "serdes", "siou";
714 #phy-cells = <4>;
715 };
716
Michal Simek54b896f2015-10-30 15:39:18 +0100717 rtc: rtc@ffa60000 {
718 compatible = "xlnx,zynqmp-rtc";
719 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100720 reg = <0x0 0xffa60000 0x0 0x100>;
Michal Simek54b896f2015-10-30 15:39:18 +0100721 interrupt-parent = <&gic>;
722 interrupts = <0 26 4>, <0 27 4>;
723 interrupt-names = "alarm", "sec";
Srinivas Neeli45b66c42021-03-08 14:05:19 +0530724 calibration = <0x7FFF>;
Michal Simek54b896f2015-10-30 15:39:18 +0100725 };
726
727 sata: ahci@fd0c0000 {
728 compatible = "ceva,ahci-1v84";
729 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100730 reg = <0x0 0xfd0c0000 0x0 0x2000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100731 interrupt-parent = <&gic>;
732 interrupts = <0 133 4>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200733 power-domains = <&zynqmp_firmware PD_SATA>;
Michal Simek04fd5412021-05-27 13:49:05 +0200734 resets = <&zynqmp_reset ZYNQMP_RESET_SATA>;
Anurag Kumar Vulisha4e2aaef2017-07-04 20:03:42 +0530735 iommus = <&smmu 0x4c0>, <&smmu 0x4c1>,
736 <&smmu 0x4c2>, <&smmu 0x4c3>;
737 /* dma-coherent; */
Michal Simek54b896f2015-10-30 15:39:18 +0100738 };
739
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530740 sdhci0: mmc@ff160000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700741 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530742 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100743 status = "disabled";
744 interrupt-parent = <&gic>;
745 interrupts = <0 48 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100746 reg = <0x0 0xff160000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100747 clock-names = "clk_xin", "clk_ahb";
Michal Simek8db0faa2016-04-06 10:43:23 +0200748 iommus = <&smmu 0x870>;
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700749 #clock-cells = <1>;
750 clock-output-names = "clk_out_sd0", "clk_in_sd0";
Michal Simek958c0e92020-11-26 14:25:02 +0100751 power-domains = <&zynqmp_firmware PD_SD_0>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100752 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100753 };
754
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530755 sdhci1: mmc@ff170000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700756 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530757 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100758 status = "disabled";
759 interrupt-parent = <&gic>;
760 interrupts = <0 49 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100761 reg = <0x0 0xff170000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100762 clock-names = "clk_xin", "clk_ahb";
Michal Simek8db0faa2016-04-06 10:43:23 +0200763 iommus = <&smmu 0x871>;
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700764 #clock-cells = <1>;
765 clock-output-names = "clk_out_sd1", "clk_in_sd1";
Michal Simek958c0e92020-11-26 14:25:02 +0100766 power-domains = <&zynqmp_firmware PD_SD_1>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100767 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100768 };
769
Michal Simek26cbd922020-09-29 13:43:22 +0200770 smmu: iommu@fd800000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100771 compatible = "arm,mmu-500";
Michal Simek72b562a2016-02-11 07:19:06 +0100772 reg = <0x0 0xfd800000 0x0 0x20000>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200773 #iommu-cells = <1>;
Naga Sureshkumar Relli033f87c2017-03-09 20:00:13 +0530774 status = "disabled";
Michal Simek54b896f2015-10-30 15:39:18 +0100775 #global-interrupts = <1>;
776 interrupt-parent = <&gic>;
Edgar E. Iglesiasf1880d82015-11-26 14:12:19 +0100777 interrupts = <0 155 4>,
778 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
779 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
780 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
781 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100782 };
783
784 spi0: spi@ff040000 {
785 compatible = "cdns,spi-r1p6";
786 status = "disabled";
787 interrupt-parent = <&gic>;
788 interrupts = <0 19 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100789 reg = <0x0 0xff040000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100790 clock-names = "ref_clk", "pclk";
791 #address-cells = <1>;
792 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200793 power-domains = <&zynqmp_firmware PD_SPI_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100794 };
795
796 spi1: spi@ff050000 {
797 compatible = "cdns,spi-r1p6";
798 status = "disabled";
799 interrupt-parent = <&gic>;
800 interrupts = <0 20 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100801 reg = <0x0 0xff050000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100802 clock-names = "ref_clk", "pclk";
803 #address-cells = <1>;
804 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200805 power-domains = <&zynqmp_firmware PD_SPI_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100806 };
807
808 ttc0: timer@ff110000 {
809 compatible = "cdns,ttc";
810 status = "disabled";
811 interrupt-parent = <&gic>;
812 interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100813 reg = <0x0 0xff110000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100814 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200815 power-domains = <&zynqmp_firmware PD_TTC_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100816 };
817
818 ttc1: timer@ff120000 {
819 compatible = "cdns,ttc";
820 status = "disabled";
821 interrupt-parent = <&gic>;
822 interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100823 reg = <0x0 0xff120000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100824 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200825 power-domains = <&zynqmp_firmware PD_TTC_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100826 };
827
828 ttc2: timer@ff130000 {
829 compatible = "cdns,ttc";
830 status = "disabled";
831 interrupt-parent = <&gic>;
832 interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100833 reg = <0x0 0xff130000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100834 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200835 power-domains = <&zynqmp_firmware PD_TTC_2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100836 };
837
838 ttc3: timer@ff140000 {
839 compatible = "cdns,ttc";
840 status = "disabled";
841 interrupt-parent = <&gic>;
842 interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100843 reg = <0x0 0xff140000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100844 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200845 power-domains = <&zynqmp_firmware PD_TTC_3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100846 };
847
848 uart0: serial@ff000000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700849 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100850 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100851 status = "disabled";
852 interrupt-parent = <&gic>;
853 interrupts = <0 21 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100854 reg = <0x0 0xff000000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100855 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200856 power-domains = <&zynqmp_firmware PD_UART_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100857 };
858
859 uart1: serial@ff010000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700860 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100861 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100862 status = "disabled";
863 interrupt-parent = <&gic>;
864 interrupts = <0 22 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100865 reg = <0x0 0xff010000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100866 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200867 power-domains = <&zynqmp_firmware PD_UART_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100868 };
869
Michal Simek7aa70d52022-12-09 13:56:41 +0100870 usb0: usb@ff9d0000 {
Michal Simek13111a12016-04-07 15:06:07 +0200871 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100872 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100873 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +0200874 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +0530875 reg = <0x0 0xff9d0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +0200876 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200877 power-domains = <&zynqmp_firmware PD_USB_0>;
Michal Simek362082a2021-06-11 08:51:19 +0200878 resets = <&zynqmp_reset ZYNQMP_RESET_USB0_CORERESET>,
879 <&zynqmp_reset ZYNQMP_RESET_USB0_HIBERRESET>,
880 <&zynqmp_reset ZYNQMP_RESET_USB0_APB>;
881 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Piyush Mehta949e7952022-05-11 11:52:45 +0200882 reset-gpios = <&modepin_gpio 1 GPIO_ACTIVE_LOW>;
Michal Simek13111a12016-04-07 15:06:07 +0200883 ranges;
884
Manish Narani690dec02022-01-14 12:43:35 +0100885 dwc3_0: usb@fe200000 {
Michal Simek13111a12016-04-07 15:06:07 +0200886 compatible = "snps,dwc3";
887 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100888 reg = <0x0 0xfe200000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +0200889 interrupt-parent = <&gic>;
Michal Simek362082a2021-06-11 08:51:19 +0200890 interrupt-names = "dwc_usb3", "otg", "hiber";
891 interrupts = <0 65 4>, <0 69 4>, <0 75 4>;
Anurag Kumar Vulisha4bf99f82017-06-20 16:25:16 +0530892 iommus = <&smmu 0x860>;
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +0530893 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +0200894 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +0200895 snps,enable_guctl1_ipd_quirk;
896 snps,xhci-stream-quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +0200897 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +0530898 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +0200899 };
Michal Simek54b896f2015-10-30 15:39:18 +0100900 };
901
Michal Simek7aa70d52022-12-09 13:56:41 +0100902 usb1: usb@ff9e0000 {
Michal Simek13111a12016-04-07 15:06:07 +0200903 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100904 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100905 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +0200906 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +0530907 reg = <0x0 0xff9e0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +0200908 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200909 power-domains = <&zynqmp_firmware PD_USB_1>;
Michal Simek362082a2021-06-11 08:51:19 +0200910 resets = <&zynqmp_reset ZYNQMP_RESET_USB1_CORERESET>,
911 <&zynqmp_reset ZYNQMP_RESET_USB1_HIBERRESET>,
912 <&zynqmp_reset ZYNQMP_RESET_USB1_APB>;
913 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Michal Simek13111a12016-04-07 15:06:07 +0200914 ranges;
915
Manish Narani690dec02022-01-14 12:43:35 +0100916 dwc3_1: usb@fe300000 {
Michal Simek13111a12016-04-07 15:06:07 +0200917 compatible = "snps,dwc3";
918 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100919 reg = <0x0 0xfe300000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +0200920 interrupt-parent = <&gic>;
Michal Simek362082a2021-06-11 08:51:19 +0200921 interrupt-names = "dwc_usb3", "otg", "hiber";
922 interrupts = <0 70 4>, <0 74 4>, <0 76 4>;
Anurag Kumar Vulisha4bf99f82017-06-20 16:25:16 +0530923 iommus = <&smmu 0x861>;
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +0530924 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +0200925 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +0200926 snps,enable_guctl1_ipd_quirk;
927 snps,xhci-stream-quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +0200928 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +0530929 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +0200930 };
Michal Simek54b896f2015-10-30 15:39:18 +0100931 };
932
933 watchdog0: watchdog@fd4d0000 {
934 compatible = "cdns,wdt-r1p2";
935 status = "disabled";
936 interrupt-parent = <&gic>;
Punnaiah Choudary Kallurid67bab62015-11-04 12:34:17 +0530937 interrupts = <0 113 1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100938 reg = <0x0 0xfd4d0000 0x0 0x1000>;
Mounika Grace Akula7db82412018-10-09 20:52:50 +0530939 timeout-sec = <60>;
940 reset-on-timeout;
Michal Simek54b896f2015-10-30 15:39:18 +0100941 };
942
Michal Simek7b6280e2018-07-18 09:25:43 +0200943 lpd_watchdog: watchdog@ff150000 {
944 compatible = "cdns,wdt-r1p2";
945 status = "disabled";
946 interrupt-parent = <&gic>;
947 interrupts = <0 52 1>;
948 reg = <0x0 0xff150000 0x0 0x1000>;
949 timeout-sec = <10>;
950 };
951
Michal Simek1bb4be32017-11-02 12:04:43 +0100952 xilinx_ams: ams@ffa50000 {
953 compatible = "xlnx,zynqmp-ams";
954 status = "disabled";
955 interrupt-parent = <&gic>;
956 interrupts = <0 56 4>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100957 reg = <0x0 0xffa50000 0x0 0x800>;
Michal Simek22459162022-12-09 13:56:39 +0100958 #address-cells = <1>;
959 #size-cells = <1>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100960 #io-channel-cells = <1>;
Michal Simek22459162022-12-09 13:56:39 +0100961 ranges = <0 0 0xffa50800 0x800>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100962
Michal Simekcef1e3a2023-07-10 14:37:42 +0200963 ams_ps: ams-ps@0 {
Michal Simek1bb4be32017-11-02 12:04:43 +0100964 compatible = "xlnx,zynqmp-ams-ps";
965 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +0100966 reg = <0x0 0x400>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100967 };
968
Michal Simekcef1e3a2023-07-10 14:37:42 +0200969 ams_pl: ams-pl@400 {
Michal Simek1bb4be32017-11-02 12:04:43 +0100970 compatible = "xlnx,zynqmp-ams-pl";
971 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +0100972 reg = <0x400 0x400>;
973 #address-cells = <1>;
974 #size-cells = <0>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100975 };
976 };
977
Michal Simek958c0e92020-11-26 14:25:02 +0100978 zynqmp_dpdma: dma-controller@fd4c0000 {
979 compatible = "xlnx,zynqmp-dpdma";
Michal Simek54b896f2015-10-30 15:39:18 +0100980 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100981 reg = <0x0 0xfd4c0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100982 interrupts = <0 122 4>;
983 interrupt-parent = <&gic>;
984 clock-names = "axi_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200985 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simek54b896f2015-10-30 15:39:18 +0100986 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100987 };
Michal Simek37674252020-02-18 09:24:08 +0100988
Michal Simek958c0e92020-11-26 14:25:02 +0100989 zynqmp_dpsub: display@fd4a0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700990 bootph-all;
Michal Simek37674252020-02-18 09:24:08 +0100991 compatible = "xlnx,zynqmp-dpsub-1.7";
992 status = "disabled";
993 reg = <0x0 0xfd4a0000 0x0 0x1000>,
994 <0x0 0xfd4aa000 0x0 0x1000>,
995 <0x0 0xfd4ab000 0x0 0x1000>,
996 <0x0 0xfd4ac000 0x0 0x1000>;
997 reg-names = "dp", "blend", "av_buf", "aud";
998 interrupts = <0 119 4>;
999 interrupt-parent = <&gic>;
Michal Simek37674252020-02-18 09:24:08 +01001000 clock-names = "dp_apb_clk", "dp_aud_clk",
1001 "dp_vtc_pixel_clk_in";
Michal Simek37674252020-02-18 09:24:08 +01001002 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simek958c0e92020-11-26 14:25:02 +01001003 resets = <&zynqmp_reset ZYNQMP_RESET_DP>;
1004 dma-names = "vid0", "vid1", "vid2", "gfx0";
1005 dmas = <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO0>,
1006 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO1>,
1007 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO2>,
1008 <&zynqmp_dpdma ZYNQMP_DPDMA_GRAPHICS>;
Michal Simek37674252020-02-18 09:24:08 +01001009 };
Michal Simek54b896f2015-10-30 15:39:18 +01001010 };
1011};