blob: 355f360281b5bb301343217622aba351f458f8ea [file] [log] [blame]
Michal Simek090a2d72018-03-27 10:36:39 +02001// SPDX-License-Identifier: GPL-2.0+
Michal Simek54b896f2015-10-30 15:39:18 +01002/*
3 * dts file for Xilinx ZynqMP
4 *
Michal Simek821e32a2021-05-31 09:50:01 +02005 * (C) Copyright 2014 - 2021, Xilinx, Inc.
Michal Simek54b896f2015-10-30 15:39:18 +01006 *
Michal Simeka8c94362023-07-10 14:35:49 +02007 * Michal Simek <michal.simek@amd.com>
Michal Simek54b896f2015-10-30 15:39:18 +01008 *
Michal Simek090a2d72018-03-27 10:36:39 +02009 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
Michal Simek54b896f2015-10-30 15:39:18 +010013 */
Michal Simek0c365702016-12-16 13:12:48 +010014
Michal Simek958c0e92020-11-26 14:25:02 +010015#include <dt-bindings/dma/xlnx-zynqmp-dpdma.h>
Piyush Mehta949e7952022-05-11 11:52:45 +020016#include <dt-bindings/gpio/gpio.h>
Michal Simek7c001dc2019-10-14 15:56:31 +020017#include <dt-bindings/power/xlnx-zynqmp-power.h>
Michal Simeka898c332019-10-14 15:55:53 +020018#include <dt-bindings/reset/xlnx-zynqmp-resets.h>
19
Michal Simek54b896f2015-10-30 15:39:18 +010020/ {
21 compatible = "xlnx,zynqmp";
22 #address-cells = <2>;
Michal Simekd171c752016-04-07 15:07:38 +020023 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +010024
Michal Simekc9ac4dd2023-08-03 14:51:53 +020025 options {
26 u-boot {
27 compatible = "u-boot,config";
28 bootscr-address = /bits/ 64 <0x20000000>;
29 };
30 };
31
Michal Simek54b896f2015-10-30 15:39:18 +010032 cpus {
33 #address-cells = <1>;
34 #size-cells = <0>;
35
Michal Simek28663032017-02-06 10:09:53 +010036 cpu0: cpu@0 {
Rob Herringff9eb352019-01-14 11:45:33 -060037 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010038 device_type = "cpu";
39 enable-method = "psci";
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053040 operating-points-v2 = <&cpu_opp_table>;
Michal Simek54b896f2015-10-30 15:39:18 +010041 reg = <0x0>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020042 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020043 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010044 };
45
Michal Simek28663032017-02-06 10:09:53 +010046 cpu1: cpu@1 {
Rob Herringff9eb352019-01-14 11:45:33 -060047 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010048 device_type = "cpu";
49 enable-method = "psci";
50 reg = <0x1>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053051 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020052 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020053 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010054 };
55
Michal Simek28663032017-02-06 10:09:53 +010056 cpu2: cpu@2 {
Rob Herringff9eb352019-01-14 11:45:33 -060057 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010058 device_type = "cpu";
59 enable-method = "psci";
60 reg = <0x2>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053061 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020062 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020063 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010064 };
65
Michal Simek28663032017-02-06 10:09:53 +010066 cpu3: cpu@3 {
Rob Herringff9eb352019-01-14 11:45:33 -060067 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010068 device_type = "cpu";
69 enable-method = "psci";
70 reg = <0x3>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053071 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020072 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020073 next-level-cache = <&L2>;
74 };
75
76 L2: l2-cache {
77 compatible = "cache";
78 cache-level = <2>;
79 cache-unified;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020080 };
81
82 idle-states {
Amit Kucheriaefa69732018-08-23 14:23:29 +053083 entry-method = "psci";
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020084
85 CPU_SLEEP_0: cpu-sleep-0 {
86 compatible = "arm,idle-state";
87 arm,psci-suspend-param = <0x40000000>;
88 local-timer-stop;
89 entry-latency-us = <300>;
90 exit-latency-us = <600>;
Jolly Shah5a5d5b32017-06-14 15:03:52 -070091 min-residency-us = <10000>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020092 };
Michal Simek54b896f2015-10-30 15:39:18 +010093 };
94 };
95
Michal Simek330ea2d2022-05-11 11:52:47 +020096 cpu_opp_table: opp-table-cpu {
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053097 compatible = "operating-points-v2";
98 opp-shared;
99 opp00 {
100 opp-hz = /bits/ 64 <1199999988>;
101 opp-microvolt = <1000000>;
102 clock-latency-ns = <500000>;
103 };
104 opp01 {
105 opp-hz = /bits/ 64 <599999994>;
106 opp-microvolt = <1000000>;
107 clock-latency-ns = <500000>;
108 };
109 opp02 {
110 opp-hz = /bits/ 64 <399999996>;
111 opp-microvolt = <1000000>;
112 clock-latency-ns = <500000>;
113 };
114 opp03 {
115 opp-hz = /bits/ 64 <299999997>;
116 opp-microvolt = <1000000>;
117 clock-latency-ns = <500000>;
118 };
119 };
120
Michal Simek0e7707f2021-05-31 09:42:08 +0200121 zynqmp_ipi: zynqmp_ipi {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700122 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100123 compatible = "xlnx,zynqmp-ipi-mailbox";
124 interrupt-parent = <&gic>;
125 interrupts = <0 35 4>;
126 xlnx,ipi-id = <0>;
127 #address-cells = <2>;
128 #size-cells = <2>;
129 ranges;
130
Michal Simek366111e2023-07-10 14:37:38 +0200131 ipi_mailbox_pmu1: mailbox@ff9905c0 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700132 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100133 reg = <0x0 0xff9905c0 0x0 0x20>,
134 <0x0 0xff9905e0 0x0 0x20>,
135 <0x0 0xff990e80 0x0 0x20>,
136 <0x0 0xff990ea0 0x0 0x20>;
Michal Simek26cbd922020-09-29 13:43:22 +0200137 reg-names = "local_request_region",
138 "local_response_region",
139 "remote_request_region",
140 "remote_response_region";
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100141 #mbox-cells = <1>;
142 xlnx,ipi-id = <4>;
143 };
144 };
145
Michal Simekde29d542016-09-09 08:46:39 +0200146 dcc: dcc {
147 compatible = "arm,dcc";
148 status = "disabled";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700149 bootph-all;
Michal Simekde29d542016-09-09 08:46:39 +0200150 };
151
Michal Simek54b896f2015-10-30 15:39:18 +0100152 pmu {
153 compatible = "arm,armv8-pmuv3";
Michal Simek86e6eee2016-04-07 15:28:33 +0200154 interrupt-parent = <&gic>;
Michal Simek54b896f2015-10-30 15:39:18 +0100155 interrupts = <0 143 4>,
156 <0 144 4>,
157 <0 145 4>,
158 <0 146 4>;
Radhey Shyam Pandeybf388882023-07-10 14:37:39 +0200159 interrupt-affinity = <&cpu0>,
160 <&cpu1>,
161 <&cpu2>,
162 <&cpu3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100163 };
164
165 psci {
166 compatible = "arm,psci-0.2";
167 method = "smc";
168 };
169
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100170 firmware {
Ilias Apalodimas8c930902023-02-16 15:39:20 +0200171 optee: optee {
172 compatible = "linaro,optee-tz";
173 method = "smc";
174 };
175
Michal Simekebddf492019-10-14 15:42:03 +0200176 zynqmp_firmware: zynqmp-firmware {
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100177 compatible = "xlnx,zynqmp-firmware";
Michal Simek26cbd922020-09-29 13:43:22 +0200178 #power-domain-cells = <1>;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100179 method = "smc";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700180 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100181
182 zynqmp_power: zynqmp-power {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700183 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100184 compatible = "xlnx,zynqmp-power";
185 interrupt-parent = <&gic>;
186 interrupts = <0 35 4>;
187 mboxes = <&ipi_mailbox_pmu1 0>, <&ipi_mailbox_pmu1 1>;
188 mbox-names = "tx", "rx";
189 };
Michal Simeka898c332019-10-14 15:55:53 +0200190
Michal Simek958c0e92020-11-26 14:25:02 +0100191 nvmem_firmware {
192 compatible = "xlnx,zynqmp-nvmem-fw";
193 #address-cells = <1>;
194 #size-cells = <1>;
195
196 soc_revision: soc_revision@0 {
197 reg = <0x0 0x4>;
198 };
199 };
200
Michal Simek26cbd922020-09-29 13:43:22 +0200201 zynqmp_pcap: pcap {
202 compatible = "xlnx,zynqmp-pcap-fpga";
Michal Simek26cbd922020-09-29 13:43:22 +0200203 };
204
Michal Simek958c0e92020-11-26 14:25:02 +0100205 xlnx_aes: zynqmp-aes {
206 compatible = "xlnx,zynqmp-aes";
207 };
208
Michal Simeka898c332019-10-14 15:55:53 +0200209 zynqmp_reset: reset-controller {
210 compatible = "xlnx,zynqmp-reset";
211 #reset-cells = <1>;
212 };
Michal Simekaa8206e2020-02-18 13:04:06 +0100213
214 pinctrl0: pinctrl {
215 compatible = "xlnx,zynqmp-pinctrl";
216 status = "disabled";
217 };
Piyush Mehta949e7952022-05-11 11:52:45 +0200218
219 modepin_gpio: gpio {
220 compatible = "xlnx,zynqmp-gpio-modepin";
221 gpio-controller;
222 #gpio-cells = <2>;
223 };
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100224 };
Michal Simek54b896f2015-10-30 15:39:18 +0100225 };
226
227 timer {
228 compatible = "arm,armv8-timer";
229 interrupt-parent = <&gic>;
Michal Simek2155a602017-02-09 14:45:12 +0100230 interrupts = <1 13 0xf08>,
231 <1 14 0xf08>,
232 <1 11 0xf08>,
233 <1 10 0xf08>;
Michal Simek54b896f2015-10-30 15:39:18 +0100234 };
235
Naga Sureshkumar Relli1931f212016-06-20 15:48:30 +0530236 edac {
237 compatible = "arm,cortex-a53-edac";
238 };
239
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530240 fpga_full: fpga-full {
241 compatible = "fpga-region";
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200242 fpga-mgr = <&zynqmp_pcap>;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530243 #address-cells = <2>;
244 #size-cells = <2>;
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200245 ranges;
Michal Simeke20f7402022-05-11 11:52:48 +0200246 power-domains = <&zynqmp_firmware PD_PL>;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530247 };
248
Michal Simek26cbd922020-09-29 13:43:22 +0200249 amba: axi {
Michal Simek54b896f2015-10-30 15:39:18 +0100250 compatible = "simple-bus";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700251 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100252 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100253 #size-cells = <2>;
254 ranges;
Michal Simek54b896f2015-10-30 15:39:18 +0100255
256 can0: can@ff060000 {
257 compatible = "xlnx,zynq-can-1.0";
258 status = "disabled";
259 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100260 reg = <0x0 0xff060000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100261 interrupts = <0 23 4>;
262 interrupt-parent = <&gic>;
263 tx-fifo-depth = <0x40>;
264 rx-fifo-depth = <0x40>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200265 power-domains = <&zynqmp_firmware PD_CAN_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100266 };
267
268 can1: can@ff070000 {
269 compatible = "xlnx,zynq-can-1.0";
270 status = "disabled";
271 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100272 reg = <0x0 0xff070000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100273 interrupts = <0 24 4>;
274 interrupt-parent = <&gic>;
275 tx-fifo-depth = <0x40>;
276 rx-fifo-depth = <0x40>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200277 power-domains = <&zynqmp_firmware PD_CAN_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100278 };
279
Michal Simekb197dd42015-11-26 11:21:25 +0100280 cci: cci@fd6e0000 {
281 compatible = "arm,cci-400";
Michal Simek79db3c62020-05-11 10:14:34 +0200282 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100283 reg = <0x0 0xfd6e0000 0x0 0x9000>;
Michal Simekb197dd42015-11-26 11:21:25 +0100284 ranges = <0x0 0x0 0xfd6e0000 0x10000>;
285 #address-cells = <1>;
286 #size-cells = <1>;
287
288 pmu@9000 {
289 compatible = "arm,cci-400-pmu,r1";
290 reg = <0x9000 0x5000>;
291 interrupt-parent = <&gic>;
292 interrupts = <0 123 4>,
293 <0 123 4>,
294 <0 123 4>,
295 <0 123 4>,
296 <0 123 4>;
297 };
298 };
299
Michal Simek54b896f2015-10-30 15:39:18 +0100300 /* GDMA */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100301 fpd_dma_chan1: dma-controller@fd500000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100302 status = "disabled";
303 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100304 reg = <0x0 0xfd500000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100305 interrupt-parent = <&gic>;
306 interrupts = <0 124 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530307 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100308 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100309 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200310 iommus = <&smmu 0x14e8>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200311 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100312 };
313
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100314 fpd_dma_chan2: dma-controller@fd510000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100315 status = "disabled";
316 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100317 reg = <0x0 0xfd510000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100318 interrupt-parent = <&gic>;
319 interrupts = <0 125 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530320 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100321 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100322 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200323 iommus = <&smmu 0x14e9>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200324 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100325 };
326
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100327 fpd_dma_chan3: dma-controller@fd520000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100328 status = "disabled";
329 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100330 reg = <0x0 0xfd520000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100331 interrupt-parent = <&gic>;
332 interrupts = <0 126 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530333 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100334 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100335 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200336 iommus = <&smmu 0x14ea>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200337 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100338 };
339
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100340 fpd_dma_chan4: dma-controller@fd530000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100341 status = "disabled";
342 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100343 reg = <0x0 0xfd530000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100344 interrupt-parent = <&gic>;
345 interrupts = <0 127 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530346 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100347 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100348 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200349 iommus = <&smmu 0x14eb>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200350 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100351 };
352
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100353 fpd_dma_chan5: dma-controller@fd540000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100354 status = "disabled";
355 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100356 reg = <0x0 0xfd540000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100357 interrupt-parent = <&gic>;
358 interrupts = <0 128 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530359 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100360 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100361 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200362 iommus = <&smmu 0x14ec>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200363 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100364 };
365
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100366 fpd_dma_chan6: dma-controller@fd550000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100367 status = "disabled";
368 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100369 reg = <0x0 0xfd550000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100370 interrupt-parent = <&gic>;
371 interrupts = <0 129 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530372 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100373 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100374 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200375 iommus = <&smmu 0x14ed>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200376 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100377 };
378
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100379 fpd_dma_chan7: dma-controller@fd560000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100380 status = "disabled";
381 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100382 reg = <0x0 0xfd560000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100383 interrupt-parent = <&gic>;
384 interrupts = <0 130 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530385 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100386 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100387 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200388 iommus = <&smmu 0x14ee>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200389 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100390 };
391
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100392 fpd_dma_chan8: dma-controller@fd570000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100393 status = "disabled";
394 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100395 reg = <0x0 0xfd570000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100396 interrupt-parent = <&gic>;
397 interrupts = <0 131 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530398 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100399 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100400 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200401 iommus = <&smmu 0x14ef>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200402 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100403 };
404
Michal Simek26cbd922020-09-29 13:43:22 +0200405 gic: interrupt-controller@f9010000 {
406 compatible = "arm,gic-400";
407 #interrupt-cells = <3>;
408 reg = <0x0 0xf9010000 0x0 0x10000>,
409 <0x0 0xf9020000 0x0 0x20000>,
410 <0x0 0xf9040000 0x0 0x20000>,
411 <0x0 0xf9060000 0x0 0x20000>;
412 interrupt-controller;
413 interrupt-parent = <&gic>;
414 interrupts = <1 9 0xf04>;
415 };
416
Michal Simek54b896f2015-10-30 15:39:18 +0100417 gpu: gpu@fd4b0000 {
418 status = "disabled";
Parth Gajjara281ad02023-07-10 14:37:29 +0200419 compatible = "xlnx,zynqmp-mali", "arm,mali-400";
Hyun Kwon991faf72017-08-21 18:54:29 -0700420 reg = <0x0 0xfd4b0000 0x0 0x10000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100421 interrupt-parent = <&gic>;
422 interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>;
Parth Gajjara281ad02023-07-10 14:37:29 +0200423 interrupt-names = "gp", "gpmmu", "pp0", "ppmmu0", "pp1", "ppmmu1";
424 clock-names = "bus", "core";
Michal Simek7c001dc2019-10-14 15:56:31 +0200425 power-domains = <&zynqmp_firmware PD_GPU>;
Michal Simek54b896f2015-10-30 15:39:18 +0100426 };
427
Kedareswara rao Appanaae9342f2016-09-09 12:36:01 +0530428 /* LPDDMA default allows only secured access. inorder to enable
429 * These dma channels, Users should ensure that these dma
430 * Channels are allowed for non secure access.
431 */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100432 lpd_dma_chan1: dma-controller@ffa80000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100433 status = "disabled";
434 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100435 reg = <0x0 0xffa80000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100436 interrupt-parent = <&gic>;
437 interrupts = <0 77 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100438 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100439 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100440 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200441 iommus = <&smmu 0x868>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200442 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100443 };
444
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100445 lpd_dma_chan2: dma-controller@ffa90000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100446 status = "disabled";
447 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100448 reg = <0x0 0xffa90000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100449 interrupt-parent = <&gic>;
450 interrupts = <0 78 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100451 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100452 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100453 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200454 iommus = <&smmu 0x869>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200455 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100456 };
457
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100458 lpd_dma_chan3: dma-controller@ffaa0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100459 status = "disabled";
460 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100461 reg = <0x0 0xffaa0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100462 interrupt-parent = <&gic>;
463 interrupts = <0 79 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100464 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100465 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100466 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200467 iommus = <&smmu 0x86a>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200468 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100469 };
470
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100471 lpd_dma_chan4: dma-controller@ffab0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100472 status = "disabled";
473 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100474 reg = <0x0 0xffab0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100475 interrupt-parent = <&gic>;
476 interrupts = <0 80 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100477 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100478 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100479 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200480 iommus = <&smmu 0x86b>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200481 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100482 };
483
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100484 lpd_dma_chan5: dma-controller@ffac0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100485 status = "disabled";
486 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100487 reg = <0x0 0xffac0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100488 interrupt-parent = <&gic>;
489 interrupts = <0 81 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100490 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100491 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100492 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200493 iommus = <&smmu 0x86c>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200494 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100495 };
496
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100497 lpd_dma_chan6: dma-controller@ffad0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100498 status = "disabled";
499 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100500 reg = <0x0 0xffad0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100501 interrupt-parent = <&gic>;
502 interrupts = <0 82 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100503 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100504 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100505 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200506 iommus = <&smmu 0x86d>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200507 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100508 };
509
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100510 lpd_dma_chan7: dma-controller@ffae0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100511 status = "disabled";
512 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100513 reg = <0x0 0xffae0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100514 interrupt-parent = <&gic>;
515 interrupts = <0 83 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100516 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100517 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100518 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200519 iommus = <&smmu 0x86e>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200520 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100521 };
522
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100523 lpd_dma_chan8: dma-controller@ffaf0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100524 status = "disabled";
525 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100526 reg = <0x0 0xffaf0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100527 interrupt-parent = <&gic>;
528 interrupts = <0 84 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100529 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100530 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100531 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200532 iommus = <&smmu 0x86f>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200533 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100534 };
535
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530536 mc: memory-controller@fd070000 {
537 compatible = "xlnx,zynqmp-ddrc-2.40a";
Michal Simek72b562a2016-02-11 07:19:06 +0100538 reg = <0x0 0xfd070000 0x0 0x30000>;
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530539 interrupt-parent = <&gic>;
540 interrupts = <0 112 4>;
541 };
542
Michal Simek958c0e92020-11-26 14:25:02 +0100543 nand0: nand-controller@ff100000 {
544 compatible = "xlnx,zynqmp-nand-controller", "arasan,nfc-v3p10";
Michal Simek54b896f2015-10-30 15:39:18 +0100545 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100546 reg = <0x0 0xff100000 0x0 0x1000>;
Amit Kumar Mahapatrac0504ca2021-02-23 13:47:20 -0700547 clock-names = "controller", "bus";
Michal Simek54b896f2015-10-30 15:39:18 +0100548 interrupt-parent = <&gic>;
549 interrupts = <0 14 4>;
Naga Sureshkumar Rellie007a352017-01-23 16:20:37 +0530550 #address-cells = <1>;
551 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200552 iommus = <&smmu 0x872>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200553 power-domains = <&zynqmp_firmware PD_NAND>;
Michal Simek54b896f2015-10-30 15:39:18 +0100554 };
555
556 gem0: ethernet@ff0b0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100557 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100558 status = "disabled";
559 interrupt-parent = <&gic>;
560 interrupts = <0 57 4>, <0 57 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100561 reg = <0x0 0xff0b0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100562 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100563 #address-cells = <1>;
564 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200565 iommus = <&smmu 0x874>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200566 power-domains = <&zynqmp_firmware PD_ETH_0>;
Michal Simek676c2af2021-11-18 13:42:27 +0100567 resets = <&zynqmp_reset ZYNQMP_RESET_GEM0>;
Michal Simek7159a442022-12-09 13:56:38 +0100568 reset-names = "gem0_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100569 };
570
571 gem1: ethernet@ff0c0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100572 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100573 status = "disabled";
574 interrupt-parent = <&gic>;
575 interrupts = <0 59 4>, <0 59 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100576 reg = <0x0 0xff0c0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100577 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100578 #address-cells = <1>;
579 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200580 iommus = <&smmu 0x875>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200581 power-domains = <&zynqmp_firmware PD_ETH_1>;
Michal Simek676c2af2021-11-18 13:42:27 +0100582 resets = <&zynqmp_reset ZYNQMP_RESET_GEM1>;
Michal Simek7159a442022-12-09 13:56:38 +0100583 reset-names = "gem1_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100584 };
585
586 gem2: ethernet@ff0d0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100587 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100588 status = "disabled";
589 interrupt-parent = <&gic>;
590 interrupts = <0 61 4>, <0 61 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100591 reg = <0x0 0xff0d0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100592 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100593 #address-cells = <1>;
594 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200595 iommus = <&smmu 0x876>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200596 power-domains = <&zynqmp_firmware PD_ETH_2>;
Michal Simek676c2af2021-11-18 13:42:27 +0100597 resets = <&zynqmp_reset ZYNQMP_RESET_GEM2>;
Michal Simek7159a442022-12-09 13:56:38 +0100598 reset-names = "gem2_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100599 };
600
601 gem3: ethernet@ff0e0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100602 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100603 status = "disabled";
604 interrupt-parent = <&gic>;
605 interrupts = <0 63 4>, <0 63 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100606 reg = <0x0 0xff0e0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100607 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100608 #address-cells = <1>;
609 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200610 iommus = <&smmu 0x877>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200611 power-domains = <&zynqmp_firmware PD_ETH_3>;
Michal Simek676c2af2021-11-18 13:42:27 +0100612 resets = <&zynqmp_reset ZYNQMP_RESET_GEM3>;
Michal Simek7159a442022-12-09 13:56:38 +0100613 reset-names = "gem3_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100614 };
615
616 gpio: gpio@ff0a0000 {
617 compatible = "xlnx,zynqmp-gpio-1.0";
618 status = "disabled";
619 #gpio-cells = <0x2>;
Michal Simek3d5f0f62020-01-09 13:10:59 +0100620 gpio-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100621 interrupt-parent = <&gic>;
622 interrupts = <0 16 4>;
Michal Simek7e2df452016-10-20 10:26:13 +0200623 interrupt-controller;
624 #interrupt-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100625 reg = <0x0 0xff0a0000 0x0 0x1000>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200626 power-domains = <&zynqmp_firmware PD_GPIO>;
Michal Simek54b896f2015-10-30 15:39:18 +0100627 };
628
629 i2c0: i2c@ff020000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200630 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100631 status = "disabled";
632 interrupt-parent = <&gic>;
633 interrupts = <0 17 4>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200634 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100635 reg = <0x0 0xff020000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100636 #address-cells = <1>;
637 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200638 power-domains = <&zynqmp_firmware PD_I2C_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100639 };
640
641 i2c1: i2c@ff030000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200642 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100643 status = "disabled";
644 interrupt-parent = <&gic>;
645 interrupts = <0 18 4>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200646 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100647 reg = <0x0 0xff030000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100648 #address-cells = <1>;
649 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200650 power-domains = <&zynqmp_firmware PD_I2C_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100651 };
652
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530653 ocm: memory-controller@ff960000 {
654 compatible = "xlnx,zynqmp-ocmc-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100655 reg = <0x0 0xff960000 0x0 0x1000>;
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530656 interrupt-parent = <&gic>;
657 interrupts = <0 10 4>;
658 };
659
Michal Simek54b896f2015-10-30 15:39:18 +0100660 pcie: pcie@fd0e0000 {
661 compatible = "xlnx,nwl-pcie-2.11";
662 status = "disabled";
663 #address-cells = <3>;
664 #size-cells = <2>;
665 #interrupt-cells = <1>;
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530666 msi-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100667 device_type = "pci";
668 interrupt-parent = <&gic>;
Michal Simekf9fda432016-01-20 12:59:23 +0100669 interrupts = <0 118 4>,
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530670 <0 117 4>,
Michal Simekf9fda432016-01-20 12:59:23 +0100671 <0 116 4>,
672 <0 115 4>, /* MSI_1 [63...32] */
673 <0 114 4>; /* MSI_0 [31...0] */
Michal Simek91ab8252018-01-17 16:32:33 +0100674 interrupt-names = "misc", "dummy", "intx",
675 "msi1", "msi0";
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530676 msi-parent = <&pcie>;
Michal Simek72b562a2016-02-11 07:19:06 +0100677 reg = <0x0 0xfd0e0000 0x0 0x1000>,
678 <0x0 0xfd480000 0x0 0x1000>,
Bharat Kumar Gogadae829f072016-08-02 20:34:13 +0530679 <0x80 0x00000000 0x0 0x1000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100680 reg-names = "breg", "pcireg", "cfg";
Michal Simek26cbd922020-09-29 13:43:22 +0200681 ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000>,/* non-prefetchable memory */
682 <0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
Rob Herring1559f562017-03-21 21:03:13 -0500683 bus-range = <0x00 0xff>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530684 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
685 interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
686 <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
687 <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
688 <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
Stefano Stabellinif8a9daa2021-05-05 14:18:21 -0700689 iommus = <&smmu 0x4d0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200690 power-domains = <&zynqmp_firmware PD_PCIE>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530691 pcie_intc: legacy-interrupt-controller {
692 interrupt-controller;
693 #address-cells = <0>;
694 #interrupt-cells = <1>;
695 };
Michal Simek54b896f2015-10-30 15:39:18 +0100696 };
697
698 qspi: spi@ff0f0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700699 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100700 compatible = "xlnx,zynqmp-qspi-1.0";
701 status = "disabled";
702 clock-names = "ref_clk", "pclk";
703 interrupts = <0 15 4>;
704 interrupt-parent = <&gic>;
705 num-cs = <1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100706 reg = <0x0 0xff0f0000 0x0 0x1000>,
707 <0x0 0xc0000000 0x0 0x8000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100708 #address-cells = <1>;
709 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200710 iommus = <&smmu 0x873>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200711 power-domains = <&zynqmp_firmware PD_QSPI>;
Michal Simek54b896f2015-10-30 15:39:18 +0100712 };
713
Michal Simek958c0e92020-11-26 14:25:02 +0100714 psgtr: phy@fd400000 {
715 compatible = "xlnx,zynqmp-psgtr-v1.1";
716 status = "disabled";
717 reg = <0x0 0xfd400000 0x0 0x40000>,
718 <0x0 0xfd3d0000 0x0 0x1000>;
719 reg-names = "serdes", "siou";
720 #phy-cells = <4>;
721 };
722
Michal Simek54b896f2015-10-30 15:39:18 +0100723 rtc: rtc@ffa60000 {
724 compatible = "xlnx,zynqmp-rtc";
725 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100726 reg = <0x0 0xffa60000 0x0 0x100>;
Michal Simek54b896f2015-10-30 15:39:18 +0100727 interrupt-parent = <&gic>;
728 interrupts = <0 26 4>, <0 27 4>;
729 interrupt-names = "alarm", "sec";
Srinivas Neeli45b66c42021-03-08 14:05:19 +0530730 calibration = <0x7FFF>;
Michal Simek54b896f2015-10-30 15:39:18 +0100731 };
732
733 sata: ahci@fd0c0000 {
734 compatible = "ceva,ahci-1v84";
735 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100736 reg = <0x0 0xfd0c0000 0x0 0x2000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100737 interrupt-parent = <&gic>;
738 interrupts = <0 133 4>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200739 power-domains = <&zynqmp_firmware PD_SATA>;
Michal Simek04fd5412021-05-27 13:49:05 +0200740 resets = <&zynqmp_reset ZYNQMP_RESET_SATA>;
Anurag Kumar Vulisha4e2aaef2017-07-04 20:03:42 +0530741 iommus = <&smmu 0x4c0>, <&smmu 0x4c1>,
742 <&smmu 0x4c2>, <&smmu 0x4c3>;
743 /* dma-coherent; */
Michal Simek54b896f2015-10-30 15:39:18 +0100744 };
745
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530746 sdhci0: mmc@ff160000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700747 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530748 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100749 status = "disabled";
750 interrupt-parent = <&gic>;
751 interrupts = <0 48 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100752 reg = <0x0 0xff160000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100753 clock-names = "clk_xin", "clk_ahb";
Michal Simek8db0faa2016-04-06 10:43:23 +0200754 iommus = <&smmu 0x870>;
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700755 #clock-cells = <1>;
756 clock-output-names = "clk_out_sd0", "clk_in_sd0";
Michal Simek958c0e92020-11-26 14:25:02 +0100757 power-domains = <&zynqmp_firmware PD_SD_0>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100758 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100759 };
760
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530761 sdhci1: mmc@ff170000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700762 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530763 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100764 status = "disabled";
765 interrupt-parent = <&gic>;
766 interrupts = <0 49 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100767 reg = <0x0 0xff170000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100768 clock-names = "clk_xin", "clk_ahb";
Michal Simek8db0faa2016-04-06 10:43:23 +0200769 iommus = <&smmu 0x871>;
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700770 #clock-cells = <1>;
771 clock-output-names = "clk_out_sd1", "clk_in_sd1";
Michal Simek958c0e92020-11-26 14:25:02 +0100772 power-domains = <&zynqmp_firmware PD_SD_1>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100773 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100774 };
775
Michal Simek26cbd922020-09-29 13:43:22 +0200776 smmu: iommu@fd800000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100777 compatible = "arm,mmu-500";
Michal Simek72b562a2016-02-11 07:19:06 +0100778 reg = <0x0 0xfd800000 0x0 0x20000>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200779 #iommu-cells = <1>;
Naga Sureshkumar Relli033f87c2017-03-09 20:00:13 +0530780 status = "disabled";
Michal Simek54b896f2015-10-30 15:39:18 +0100781 #global-interrupts = <1>;
782 interrupt-parent = <&gic>;
Edgar E. Iglesiasf1880d82015-11-26 14:12:19 +0100783 interrupts = <0 155 4>,
784 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
785 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
786 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
787 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100788 };
789
790 spi0: spi@ff040000 {
791 compatible = "cdns,spi-r1p6";
792 status = "disabled";
793 interrupt-parent = <&gic>;
794 interrupts = <0 19 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100795 reg = <0x0 0xff040000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100796 clock-names = "ref_clk", "pclk";
797 #address-cells = <1>;
798 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200799 power-domains = <&zynqmp_firmware PD_SPI_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100800 };
801
802 spi1: spi@ff050000 {
803 compatible = "cdns,spi-r1p6";
804 status = "disabled";
805 interrupt-parent = <&gic>;
806 interrupts = <0 20 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100807 reg = <0x0 0xff050000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100808 clock-names = "ref_clk", "pclk";
809 #address-cells = <1>;
810 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200811 power-domains = <&zynqmp_firmware PD_SPI_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100812 };
813
814 ttc0: timer@ff110000 {
815 compatible = "cdns,ttc";
816 status = "disabled";
817 interrupt-parent = <&gic>;
818 interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100819 reg = <0x0 0xff110000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100820 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200821 power-domains = <&zynqmp_firmware PD_TTC_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100822 };
823
824 ttc1: timer@ff120000 {
825 compatible = "cdns,ttc";
826 status = "disabled";
827 interrupt-parent = <&gic>;
828 interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100829 reg = <0x0 0xff120000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100830 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200831 power-domains = <&zynqmp_firmware PD_TTC_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100832 };
833
834 ttc2: timer@ff130000 {
835 compatible = "cdns,ttc";
836 status = "disabled";
837 interrupt-parent = <&gic>;
838 interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100839 reg = <0x0 0xff130000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100840 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200841 power-domains = <&zynqmp_firmware PD_TTC_2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100842 };
843
844 ttc3: timer@ff140000 {
845 compatible = "cdns,ttc";
846 status = "disabled";
847 interrupt-parent = <&gic>;
848 interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100849 reg = <0x0 0xff140000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100850 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200851 power-domains = <&zynqmp_firmware PD_TTC_3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100852 };
853
854 uart0: serial@ff000000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700855 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100856 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100857 status = "disabled";
858 interrupt-parent = <&gic>;
859 interrupts = <0 21 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100860 reg = <0x0 0xff000000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100861 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200862 power-domains = <&zynqmp_firmware PD_UART_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100863 };
864
865 uart1: serial@ff010000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700866 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100867 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100868 status = "disabled";
869 interrupt-parent = <&gic>;
870 interrupts = <0 22 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100871 reg = <0x0 0xff010000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100872 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200873 power-domains = <&zynqmp_firmware PD_UART_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100874 };
875
Michal Simek7aa70d52022-12-09 13:56:41 +0100876 usb0: usb@ff9d0000 {
Michal Simek13111a12016-04-07 15:06:07 +0200877 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100878 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100879 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +0200880 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +0530881 reg = <0x0 0xff9d0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +0200882 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200883 power-domains = <&zynqmp_firmware PD_USB_0>;
Michal Simek362082a2021-06-11 08:51:19 +0200884 resets = <&zynqmp_reset ZYNQMP_RESET_USB0_CORERESET>,
885 <&zynqmp_reset ZYNQMP_RESET_USB0_HIBERRESET>,
886 <&zynqmp_reset ZYNQMP_RESET_USB0_APB>;
887 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Piyush Mehta949e7952022-05-11 11:52:45 +0200888 reset-gpios = <&modepin_gpio 1 GPIO_ACTIVE_LOW>;
Michal Simek13111a12016-04-07 15:06:07 +0200889 ranges;
890
Manish Narani690dec02022-01-14 12:43:35 +0100891 dwc3_0: usb@fe200000 {
Michal Simek13111a12016-04-07 15:06:07 +0200892 compatible = "snps,dwc3";
893 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100894 reg = <0x0 0xfe200000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +0200895 interrupt-parent = <&gic>;
Michal Simek362082a2021-06-11 08:51:19 +0200896 interrupt-names = "dwc_usb3", "otg", "hiber";
897 interrupts = <0 65 4>, <0 69 4>, <0 75 4>;
Anurag Kumar Vulisha4bf99f82017-06-20 16:25:16 +0530898 iommus = <&smmu 0x860>;
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +0530899 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +0200900 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +0200901 snps,enable_guctl1_ipd_quirk;
902 snps,xhci-stream-quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +0200903 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +0530904 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +0200905 };
Michal Simek54b896f2015-10-30 15:39:18 +0100906 };
907
Michal Simek7aa70d52022-12-09 13:56:41 +0100908 usb1: usb@ff9e0000 {
Michal Simek13111a12016-04-07 15:06:07 +0200909 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100910 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100911 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +0200912 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +0530913 reg = <0x0 0xff9e0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +0200914 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200915 power-domains = <&zynqmp_firmware PD_USB_1>;
Michal Simek362082a2021-06-11 08:51:19 +0200916 resets = <&zynqmp_reset ZYNQMP_RESET_USB1_CORERESET>,
917 <&zynqmp_reset ZYNQMP_RESET_USB1_HIBERRESET>,
918 <&zynqmp_reset ZYNQMP_RESET_USB1_APB>;
919 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Michal Simek13111a12016-04-07 15:06:07 +0200920 ranges;
921
Manish Narani690dec02022-01-14 12:43:35 +0100922 dwc3_1: usb@fe300000 {
Michal Simek13111a12016-04-07 15:06:07 +0200923 compatible = "snps,dwc3";
924 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100925 reg = <0x0 0xfe300000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +0200926 interrupt-parent = <&gic>;
Michal Simek362082a2021-06-11 08:51:19 +0200927 interrupt-names = "dwc_usb3", "otg", "hiber";
928 interrupts = <0 70 4>, <0 74 4>, <0 76 4>;
Anurag Kumar Vulisha4bf99f82017-06-20 16:25:16 +0530929 iommus = <&smmu 0x861>;
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +0530930 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +0200931 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +0200932 snps,enable_guctl1_ipd_quirk;
933 snps,xhci-stream-quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +0200934 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +0530935 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +0200936 };
Michal Simek54b896f2015-10-30 15:39:18 +0100937 };
938
939 watchdog0: watchdog@fd4d0000 {
940 compatible = "cdns,wdt-r1p2";
941 status = "disabled";
942 interrupt-parent = <&gic>;
Punnaiah Choudary Kallurid67bab62015-11-04 12:34:17 +0530943 interrupts = <0 113 1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100944 reg = <0x0 0xfd4d0000 0x0 0x1000>;
Mounika Grace Akula7db82412018-10-09 20:52:50 +0530945 timeout-sec = <60>;
946 reset-on-timeout;
Michal Simek54b896f2015-10-30 15:39:18 +0100947 };
948
Michal Simek7b6280e2018-07-18 09:25:43 +0200949 lpd_watchdog: watchdog@ff150000 {
950 compatible = "cdns,wdt-r1p2";
951 status = "disabled";
952 interrupt-parent = <&gic>;
953 interrupts = <0 52 1>;
954 reg = <0x0 0xff150000 0x0 0x1000>;
955 timeout-sec = <10>;
956 };
957
Michal Simek1bb4be32017-11-02 12:04:43 +0100958 xilinx_ams: ams@ffa50000 {
959 compatible = "xlnx,zynqmp-ams";
960 status = "disabled";
961 interrupt-parent = <&gic>;
962 interrupts = <0 56 4>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100963 reg = <0x0 0xffa50000 0x0 0x800>;
Michal Simek22459162022-12-09 13:56:39 +0100964 #address-cells = <1>;
965 #size-cells = <1>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100966 #io-channel-cells = <1>;
Michal Simek22459162022-12-09 13:56:39 +0100967 ranges = <0 0 0xffa50800 0x800>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100968
Michal Simekcef1e3a2023-07-10 14:37:42 +0200969 ams_ps: ams-ps@0 {
Michal Simek1bb4be32017-11-02 12:04:43 +0100970 compatible = "xlnx,zynqmp-ams-ps";
971 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +0100972 reg = <0x0 0x400>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100973 };
974
Michal Simekcef1e3a2023-07-10 14:37:42 +0200975 ams_pl: ams-pl@400 {
Michal Simek1bb4be32017-11-02 12:04:43 +0100976 compatible = "xlnx,zynqmp-ams-pl";
977 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +0100978 reg = <0x400 0x400>;
979 #address-cells = <1>;
980 #size-cells = <0>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100981 };
982 };
983
Michal Simek958c0e92020-11-26 14:25:02 +0100984 zynqmp_dpdma: dma-controller@fd4c0000 {
985 compatible = "xlnx,zynqmp-dpdma";
Michal Simek54b896f2015-10-30 15:39:18 +0100986 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100987 reg = <0x0 0xfd4c0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100988 interrupts = <0 122 4>;
989 interrupt-parent = <&gic>;
990 clock-names = "axi_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200991 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simek54b896f2015-10-30 15:39:18 +0100992 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100993 };
Michal Simek37674252020-02-18 09:24:08 +0100994
Michal Simek958c0e92020-11-26 14:25:02 +0100995 zynqmp_dpsub: display@fd4a0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700996 bootph-all;
Michal Simek37674252020-02-18 09:24:08 +0100997 compatible = "xlnx,zynqmp-dpsub-1.7";
998 status = "disabled";
999 reg = <0x0 0xfd4a0000 0x0 0x1000>,
1000 <0x0 0xfd4aa000 0x0 0x1000>,
1001 <0x0 0xfd4ab000 0x0 0x1000>,
1002 <0x0 0xfd4ac000 0x0 0x1000>;
1003 reg-names = "dp", "blend", "av_buf", "aud";
1004 interrupts = <0 119 4>;
1005 interrupt-parent = <&gic>;
Michal Simek37674252020-02-18 09:24:08 +01001006 clock-names = "dp_apb_clk", "dp_aud_clk",
1007 "dp_vtc_pixel_clk_in";
Michal Simek37674252020-02-18 09:24:08 +01001008 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simek958c0e92020-11-26 14:25:02 +01001009 resets = <&zynqmp_reset ZYNQMP_RESET_DP>;
1010 dma-names = "vid0", "vid1", "vid2", "gfx0";
1011 dmas = <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO0>,
1012 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO1>,
1013 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO2>,
1014 <&zynqmp_dpdma ZYNQMP_DPDMA_GRAPHICS>;
Michal Simek37674252020-02-18 09:24:08 +01001015 };
Michal Simek54b896f2015-10-30 15:39:18 +01001016 };
1017};