blob: ee2fbcaedc52f0e5a6824b9d04a254878c2f3556 [file] [log] [blame]
Michal Simek090a2d72018-03-27 10:36:39 +02001// SPDX-License-Identifier: GPL-2.0+
Michal Simek54b896f2015-10-30 15:39:18 +01002/*
3 * dts file for Xilinx ZynqMP
4 *
Michal Simek821e32a2021-05-31 09:50:01 +02005 * (C) Copyright 2014 - 2021, Xilinx, Inc.
Michal Simek54b896f2015-10-30 15:39:18 +01006 *
Michal Simeka8c94362023-07-10 14:35:49 +02007 * Michal Simek <michal.simek@amd.com>
Michal Simek54b896f2015-10-30 15:39:18 +01008 *
Michal Simek090a2d72018-03-27 10:36:39 +02009 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
Michal Simek54b896f2015-10-30 15:39:18 +010013 */
Michal Simek0c365702016-12-16 13:12:48 +010014
Michal Simek958c0e92020-11-26 14:25:02 +010015#include <dt-bindings/dma/xlnx-zynqmp-dpdma.h>
Piyush Mehta949e7952022-05-11 11:52:45 +020016#include <dt-bindings/gpio/gpio.h>
Michal Simek86eb8952023-09-22 12:35:30 +020017#include <dt-bindings/interrupt-controller/arm-gic.h>
18#include <dt-bindings/interrupt-controller/irq.h>
Michal Simek7c001dc2019-10-14 15:56:31 +020019#include <dt-bindings/power/xlnx-zynqmp-power.h>
Michal Simeka898c332019-10-14 15:55:53 +020020#include <dt-bindings/reset/xlnx-zynqmp-resets.h>
21
Michal Simek54b896f2015-10-30 15:39:18 +010022/ {
23 compatible = "xlnx,zynqmp";
24 #address-cells = <2>;
Michal Simekd171c752016-04-07 15:07:38 +020025 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +010026
Michal Simekc9ac4dd2023-08-03 14:51:53 +020027 options {
28 u-boot {
29 compatible = "u-boot,config";
30 bootscr-address = /bits/ 64 <0x20000000>;
31 };
32 };
33
Michal Simek54b896f2015-10-30 15:39:18 +010034 cpus {
35 #address-cells = <1>;
36 #size-cells = <0>;
37
Michal Simek28663032017-02-06 10:09:53 +010038 cpu0: cpu@0 {
Rob Herringff9eb352019-01-14 11:45:33 -060039 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010040 device_type = "cpu";
41 enable-method = "psci";
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053042 operating-points-v2 = <&cpu_opp_table>;
Michal Simek54b896f2015-10-30 15:39:18 +010043 reg = <0x0>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020044 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020045 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010046 };
47
Michal Simek28663032017-02-06 10:09:53 +010048 cpu1: cpu@1 {
Rob Herringff9eb352019-01-14 11:45:33 -060049 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010050 device_type = "cpu";
51 enable-method = "psci";
52 reg = <0x1>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053053 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020054 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020055 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010056 };
57
Michal Simek28663032017-02-06 10:09:53 +010058 cpu2: cpu@2 {
Rob Herringff9eb352019-01-14 11:45:33 -060059 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010060 device_type = "cpu";
61 enable-method = "psci";
62 reg = <0x2>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053063 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020064 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020065 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010066 };
67
Michal Simek28663032017-02-06 10:09:53 +010068 cpu3: cpu@3 {
Rob Herringff9eb352019-01-14 11:45:33 -060069 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010070 device_type = "cpu";
71 enable-method = "psci";
72 reg = <0x3>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053073 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020074 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020075 next-level-cache = <&L2>;
76 };
77
78 L2: l2-cache {
79 compatible = "cache";
80 cache-level = <2>;
81 cache-unified;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020082 };
83
84 idle-states {
Amit Kucheriaefa69732018-08-23 14:23:29 +053085 entry-method = "psci";
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020086
87 CPU_SLEEP_0: cpu-sleep-0 {
88 compatible = "arm,idle-state";
89 arm,psci-suspend-param = <0x40000000>;
90 local-timer-stop;
91 entry-latency-us = <300>;
92 exit-latency-us = <600>;
Jolly Shah5a5d5b32017-06-14 15:03:52 -070093 min-residency-us = <10000>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020094 };
Michal Simek54b896f2015-10-30 15:39:18 +010095 };
96 };
97
Michal Simek330ea2d2022-05-11 11:52:47 +020098 cpu_opp_table: opp-table-cpu {
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053099 compatible = "operating-points-v2";
100 opp-shared;
101 opp00 {
102 opp-hz = /bits/ 64 <1199999988>;
103 opp-microvolt = <1000000>;
104 clock-latency-ns = <500000>;
105 };
106 opp01 {
107 opp-hz = /bits/ 64 <599999994>;
108 opp-microvolt = <1000000>;
109 clock-latency-ns = <500000>;
110 };
111 opp02 {
112 opp-hz = /bits/ 64 <399999996>;
113 opp-microvolt = <1000000>;
114 clock-latency-ns = <500000>;
115 };
116 opp03 {
117 opp-hz = /bits/ 64 <299999997>;
118 opp-microvolt = <1000000>;
119 clock-latency-ns = <500000>;
120 };
121 };
122
Tanmay Shah6cec96a2023-09-22 12:35:31 +0200123 reserved-memory {
124 #address-cells = <2>;
125 #size-cells = <2>;
126 ranges;
127
128 rproc_0_fw_image: memory@3ed00000 {
129 no-map;
130 reg = <0x0 0x3ed00000 0x0 0x40000>;
131 };
132
133 rproc_1_fw_image: memory@3ef00000 {
134 no-map;
135 reg = <0x0 0x3ef00000 0x0 0x40000>;
136 };
137 };
138
Michal Simekc8288e32023-09-27 11:57:48 +0200139 zynqmp_ipi: zynqmp-ipi {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700140 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100141 compatible = "xlnx,zynqmp-ipi-mailbox";
142 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200143 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100144 xlnx,ipi-id = <0>;
145 #address-cells = <2>;
146 #size-cells = <2>;
147 ranges;
148
Michal Simek366111e2023-07-10 14:37:38 +0200149 ipi_mailbox_pmu1: mailbox@ff9905c0 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700150 bootph-all;
Tanmay Shahf2d319c2023-12-04 13:56:20 -0800151 compatible = "xlnx,zynqmp-ipi-dest-mailbox";
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100152 reg = <0x0 0xff9905c0 0x0 0x20>,
153 <0x0 0xff9905e0 0x0 0x20>,
154 <0x0 0xff990e80 0x0 0x20>,
155 <0x0 0xff990ea0 0x0 0x20>;
Michal Simek26cbd922020-09-29 13:43:22 +0200156 reg-names = "local_request_region",
157 "local_response_region",
158 "remote_request_region",
159 "remote_response_region";
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100160 #mbox-cells = <1>;
161 xlnx,ipi-id = <4>;
162 };
163 };
164
Michal Simekde29d542016-09-09 08:46:39 +0200165 dcc: dcc {
166 compatible = "arm,dcc";
167 status = "disabled";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700168 bootph-all;
Michal Simekde29d542016-09-09 08:46:39 +0200169 };
170
Michal Simek54b896f2015-10-30 15:39:18 +0100171 pmu {
172 compatible = "arm,armv8-pmuv3";
Michal Simek86e6eee2016-04-07 15:28:33 +0200173 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200174 interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>,
175 <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
176 <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
177 <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
Radhey Shyam Pandeybf388882023-07-10 14:37:39 +0200178 interrupt-affinity = <&cpu0>,
179 <&cpu1>,
180 <&cpu2>,
181 <&cpu3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100182 };
183
184 psci {
185 compatible = "arm,psci-0.2";
186 method = "smc";
187 };
188
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100189 firmware {
Ilias Apalodimas8c930902023-02-16 15:39:20 +0200190 optee: optee {
191 compatible = "linaro,optee-tz";
192 method = "smc";
193 };
194
Michal Simekebddf492019-10-14 15:42:03 +0200195 zynqmp_firmware: zynqmp-firmware {
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100196 compatible = "xlnx,zynqmp-firmware";
Michal Simek26cbd922020-09-29 13:43:22 +0200197 #power-domain-cells = <1>;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100198 method = "smc";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700199 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100200
Michal Simekb4c00812024-01-04 10:12:57 +0100201 zynqmp_power: power-management {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700202 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100203 compatible = "xlnx,zynqmp-power";
204 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200205 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100206 mboxes = <&ipi_mailbox_pmu1 0>, <&ipi_mailbox_pmu1 1>;
207 mbox-names = "tx", "rx";
208 };
Michal Simeka898c332019-10-14 15:55:53 +0200209
Michal Simekc8288e32023-09-27 11:57:48 +0200210 nvmem-firmware {
Michal Simek958c0e92020-11-26 14:25:02 +0100211 compatible = "xlnx,zynqmp-nvmem-fw";
212 #address-cells = <1>;
213 #size-cells = <1>;
214
Michal Simekc8288e32023-09-27 11:57:48 +0200215 soc_revision: soc-revision@0 {
Michal Simek958c0e92020-11-26 14:25:02 +0100216 reg = <0x0 0x4>;
217 };
Michal Simek54de8922023-11-01 13:06:15 +0100218 /* efuse access */
219 efuse_dna: efuse-dna@c {
220 reg = <0xc 0xc>;
221 };
222 efuse_usr0: efuse-usr0@20 {
223 reg = <0x20 0x4>;
224 };
225 efuse_usr1: efuse-usr1@24 {
226 reg = <0x24 0x4>;
227 };
228 efuse_usr2: efuse-usr2@28 {
229 reg = <0x28 0x4>;
230 };
231 efuse_usr3: efuse-usr3@2c {
232 reg = <0x2c 0x4>;
233 };
234 efuse_usr4: efuse-usr4@30 {
235 reg = <0x30 0x4>;
236 };
237 efuse_usr5: efuse-usr5@34 {
238 reg = <0x34 0x4>;
239 };
240 efuse_usr6: efuse-usr6@38 {
241 reg = <0x38 0x4>;
242 };
243 efuse_usr7: efuse-usr7@3c {
244 reg = <0x3c 0x4>;
245 };
246 efuse_miscusr: efuse-miscusr@40 {
247 reg = <0x40 0x4>;
248 };
249 efuse_chash: efuse-chash@50 {
250 reg = <0x50 0x4>;
251 };
252 efuse_pufmisc: efuse-pufmisc@54 {
253 reg = <0x54 0x4>;
254 };
255 efuse_sec: efuse-sec@58 {
256 reg = <0x58 0x4>;
257 };
258 efuse_spkid: efuse-spkid@5c {
259 reg = <0x5c 0x4>;
260 };
Michal Simek3ecfb952024-01-09 12:26:10 +0100261 efuse_aeskey: efuse-aeskey@60 {
262 reg = <0x60 0x20>;
263 };
Michal Simek54de8922023-11-01 13:06:15 +0100264 efuse_ppk0hash: efuse-ppk0hash@a0 {
265 reg = <0xa0 0x30>;
266 };
267 efuse_ppk1hash: efuse-ppk1hash@d0 {
268 reg = <0xd0 0x30>;
269 };
Michal Simek3ecfb952024-01-09 12:26:10 +0100270 efuse_pufuser: efuse-pufuser@100 {
271 reg = <0x100 0x7F>;
272 };
Michal Simek958c0e92020-11-26 14:25:02 +0100273 };
274
Michal Simek26cbd922020-09-29 13:43:22 +0200275 zynqmp_pcap: pcap {
276 compatible = "xlnx,zynqmp-pcap-fpga";
Michal Simek26cbd922020-09-29 13:43:22 +0200277 };
278
Michal Simeka898c332019-10-14 15:55:53 +0200279 zynqmp_reset: reset-controller {
280 compatible = "xlnx,zynqmp-reset";
281 #reset-cells = <1>;
282 };
Michal Simekaa8206e2020-02-18 13:04:06 +0100283
284 pinctrl0: pinctrl {
285 compatible = "xlnx,zynqmp-pinctrl";
286 status = "disabled";
287 };
Piyush Mehta949e7952022-05-11 11:52:45 +0200288
289 modepin_gpio: gpio {
290 compatible = "xlnx,zynqmp-gpio-modepin";
291 gpio-controller;
292 #gpio-cells = <2>;
293 };
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100294 };
Michal Simek54b896f2015-10-30 15:39:18 +0100295 };
296
297 timer {
298 compatible = "arm,armv8-timer";
299 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200300 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
301 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
302 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
303 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Michal Simek54b896f2015-10-30 15:39:18 +0100304 };
305
Naga Sureshkumar Relli1931f212016-06-20 15:48:30 +0530306 edac {
307 compatible = "arm,cortex-a53-edac";
308 };
309
Michal Simek8fde0942024-02-01 13:38:40 +0100310 fpga_full: fpga-region {
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530311 compatible = "fpga-region";
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200312 fpga-mgr = <&zynqmp_pcap>;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530313 #address-cells = <2>;
314 #size-cells = <2>;
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200315 ranges;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530316 };
317
Tanmay Shah6cec96a2023-09-22 12:35:31 +0200318 remoteproc {
319 compatible = "xlnx,zynqmp-r5fss";
320 xlnx,cluster-mode = <1>;
321
322 r5f-0 {
323 compatible = "xlnx,zynqmp-r5f";
324 power-domains = <&zynqmp_firmware PD_RPU_0>;
325 memory-region = <&rproc_0_fw_image>;
326 };
327
328 r5f-1 {
329 compatible = "xlnx,zynqmp-r5f";
330 power-domains = <&zynqmp_firmware PD_RPU_1>;
331 memory-region = <&rproc_1_fw_image>;
332 };
333 };
334
Michal Simek26cbd922020-09-29 13:43:22 +0200335 amba: axi {
Michal Simek54b896f2015-10-30 15:39:18 +0100336 compatible = "simple-bus";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700337 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100338 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100339 #size-cells = <2>;
340 ranges;
Michal Simek54b896f2015-10-30 15:39:18 +0100341
342 can0: can@ff060000 {
343 compatible = "xlnx,zynq-can-1.0";
344 status = "disabled";
345 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100346 reg = <0x0 0xff060000 0x0 0x1000>;
Michal Simek86eb8952023-09-22 12:35:30 +0200347 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100348 interrupt-parent = <&gic>;
349 tx-fifo-depth = <0x40>;
350 rx-fifo-depth = <0x40>;
Srinivas Neeli047c3502023-09-11 16:10:49 +0200351 resets = <&zynqmp_reset ZYNQMP_RESET_CAN0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200352 power-domains = <&zynqmp_firmware PD_CAN_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100353 };
354
355 can1: can@ff070000 {
356 compatible = "xlnx,zynq-can-1.0";
357 status = "disabled";
358 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100359 reg = <0x0 0xff070000 0x0 0x1000>;
Michal Simek86eb8952023-09-22 12:35:30 +0200360 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100361 interrupt-parent = <&gic>;
362 tx-fifo-depth = <0x40>;
363 rx-fifo-depth = <0x40>;
Srinivas Neeli047c3502023-09-11 16:10:49 +0200364 resets = <&zynqmp_reset ZYNQMP_RESET_CAN1>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200365 power-domains = <&zynqmp_firmware PD_CAN_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100366 };
367
Michal Simekb197dd42015-11-26 11:21:25 +0100368 cci: cci@fd6e0000 {
369 compatible = "arm,cci-400";
Michal Simek79db3c62020-05-11 10:14:34 +0200370 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100371 reg = <0x0 0xfd6e0000 0x0 0x9000>;
Michal Simekb197dd42015-11-26 11:21:25 +0100372 ranges = <0x0 0x0 0xfd6e0000 0x10000>;
373 #address-cells = <1>;
374 #size-cells = <1>;
375
376 pmu@9000 {
377 compatible = "arm,cci-400-pmu,r1";
378 reg = <0x9000 0x5000>;
379 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200380 interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
381 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
382 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
383 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
384 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb197dd42015-11-26 11:21:25 +0100385 };
386 };
387
Michal Simek54b896f2015-10-30 15:39:18 +0100388 /* GDMA */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100389 fpd_dma_chan1: dma-controller@fd500000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100390 status = "disabled";
391 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100392 reg = <0x0 0xfd500000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100393 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200394 interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530395 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100396 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100397 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100398 /* iommus = <&smmu 0x14e8>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200399 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100400 };
401
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100402 fpd_dma_chan2: dma-controller@fd510000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100403 status = "disabled";
404 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100405 reg = <0x0 0xfd510000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100406 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200407 interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530408 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100409 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100410 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100411 /* iommus = <&smmu 0x14e9>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200412 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100413 };
414
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100415 fpd_dma_chan3: dma-controller@fd520000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100416 status = "disabled";
417 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100418 reg = <0x0 0xfd520000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100419 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200420 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530421 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100422 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100423 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100424 /* iommus = <&smmu 0x14ea>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200425 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100426 };
427
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100428 fpd_dma_chan4: dma-controller@fd530000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100429 status = "disabled";
430 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100431 reg = <0x0 0xfd530000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100432 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200433 interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530434 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100435 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100436 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100437 /* iommus = <&smmu 0x14eb>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200438 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100439 };
440
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100441 fpd_dma_chan5: dma-controller@fd540000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100442 status = "disabled";
443 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100444 reg = <0x0 0xfd540000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100445 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200446 interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530447 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100448 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100449 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100450 /* iommus = <&smmu 0x14ec>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200451 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100452 };
453
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100454 fpd_dma_chan6: dma-controller@fd550000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100455 status = "disabled";
456 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100457 reg = <0x0 0xfd550000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100458 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200459 interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530460 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100461 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100462 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100463 /* iommus = <&smmu 0x14ed>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200464 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100465 };
466
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100467 fpd_dma_chan7: dma-controller@fd560000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100468 status = "disabled";
469 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100470 reg = <0x0 0xfd560000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100471 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200472 interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530473 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100474 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100475 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100476 /* iommus = <&smmu 0x14ee>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200477 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100478 };
479
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100480 fpd_dma_chan8: dma-controller@fd570000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100481 status = "disabled";
482 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100483 reg = <0x0 0xfd570000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100484 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200485 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530486 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100487 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100488 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100489 /* iommus = <&smmu 0x14ef>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200490 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100491 };
492
Michal Simek26cbd922020-09-29 13:43:22 +0200493 gic: interrupt-controller@f9010000 {
494 compatible = "arm,gic-400";
495 #interrupt-cells = <3>;
496 reg = <0x0 0xf9010000 0x0 0x10000>,
497 <0x0 0xf9020000 0x0 0x20000>,
498 <0x0 0xf9040000 0x0 0x20000>,
499 <0x0 0xf9060000 0x0 0x20000>;
500 interrupt-controller;
501 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200502 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Michal Simek26cbd922020-09-29 13:43:22 +0200503 };
504
Michal Simek54b896f2015-10-30 15:39:18 +0100505 gpu: gpu@fd4b0000 {
506 status = "disabled";
Parth Gajjara281ad02023-07-10 14:37:29 +0200507 compatible = "xlnx,zynqmp-mali", "arm,mali-400";
Hyun Kwon991faf72017-08-21 18:54:29 -0700508 reg = <0x0 0xfd4b0000 0x0 0x10000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100509 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200510 interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
511 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
512 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
513 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
514 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
515 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
Parth Gajjara281ad02023-07-10 14:37:29 +0200516 interrupt-names = "gp", "gpmmu", "pp0", "ppmmu0", "pp1", "ppmmu1";
517 clock-names = "bus", "core";
Michal Simek7c001dc2019-10-14 15:56:31 +0200518 power-domains = <&zynqmp_firmware PD_GPU>;
Michal Simek54b896f2015-10-30 15:39:18 +0100519 };
520
Kedareswara rao Appanaae9342f2016-09-09 12:36:01 +0530521 /* LPDDMA default allows only secured access. inorder to enable
522 * These dma channels, Users should ensure that these dma
523 * Channels are allowed for non secure access.
524 */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100525 lpd_dma_chan1: dma-controller@ffa80000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100526 status = "disabled";
527 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100528 reg = <0x0 0xffa80000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100529 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200530 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100531 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100532 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100533 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100534 /* iommus = <&smmu 0x868>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200535 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100536 };
537
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100538 lpd_dma_chan2: dma-controller@ffa90000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100539 status = "disabled";
540 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100541 reg = <0x0 0xffa90000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100542 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200543 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100544 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100545 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100546 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100547 /* iommus = <&smmu 0x869>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200548 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100549 };
550
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100551 lpd_dma_chan3: dma-controller@ffaa0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100552 status = "disabled";
553 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100554 reg = <0x0 0xffaa0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100555 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200556 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100557 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100558 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100559 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100560 /* iommus = <&smmu 0x86a>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200561 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100562 };
563
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100564 lpd_dma_chan4: dma-controller@ffab0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100565 status = "disabled";
566 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100567 reg = <0x0 0xffab0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100568 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200569 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100570 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100571 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100572 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100573 /* iommus = <&smmu 0x86b>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200574 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100575 };
576
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100577 lpd_dma_chan5: dma-controller@ffac0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100578 status = "disabled";
579 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100580 reg = <0x0 0xffac0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100581 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200582 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100583 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100584 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100585 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100586 /* iommus = <&smmu 0x86c>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200587 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100588 };
589
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100590 lpd_dma_chan6: dma-controller@ffad0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100591 status = "disabled";
592 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100593 reg = <0x0 0xffad0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100594 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200595 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100596 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100597 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100598 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100599 /* iommus = <&smmu 0x86d>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200600 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100601 };
602
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100603 lpd_dma_chan7: dma-controller@ffae0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100604 status = "disabled";
605 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100606 reg = <0x0 0xffae0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100607 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200608 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100609 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100610 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100611 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100612 /* iommus = <&smmu 0x86e>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200613 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100614 };
615
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100616 lpd_dma_chan8: dma-controller@ffaf0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100617 status = "disabled";
618 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100619 reg = <0x0 0xffaf0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100620 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200621 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100622 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100623 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100624 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100625 /* iommus = <&smmu 0x86f>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200626 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100627 };
628
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530629 mc: memory-controller@fd070000 {
630 compatible = "xlnx,zynqmp-ddrc-2.40a";
Michal Simek72b562a2016-02-11 07:19:06 +0100631 reg = <0x0 0xfd070000 0x0 0x30000>;
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530632 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200633 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530634 };
635
Michal Simek958c0e92020-11-26 14:25:02 +0100636 nand0: nand-controller@ff100000 {
637 compatible = "xlnx,zynqmp-nand-controller", "arasan,nfc-v3p10";
Michal Simek54b896f2015-10-30 15:39:18 +0100638 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100639 reg = <0x0 0xff100000 0x0 0x1000>;
Amit Kumar Mahapatrac0504ca2021-02-23 13:47:20 -0700640 clock-names = "controller", "bus";
Michal Simek54b896f2015-10-30 15:39:18 +0100641 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200642 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
Naga Sureshkumar Rellie007a352017-01-23 16:20:37 +0530643 #address-cells = <1>;
644 #size-cells = <0>;
Michal Simekb075d472023-11-01 09:01:03 +0100645 /* iommus = <&smmu 0x872>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200646 power-domains = <&zynqmp_firmware PD_NAND>;
Michal Simek54b896f2015-10-30 15:39:18 +0100647 };
648
649 gem0: ethernet@ff0b0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100650 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100651 status = "disabled";
652 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200653 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
654 <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100655 reg = <0x0 0xff0b0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100656 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simekb075d472023-11-01 09:01:03 +0100657 /* iommus = <&smmu 0x874>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200658 power-domains = <&zynqmp_firmware PD_ETH_0>;
Michal Simek676c2af2021-11-18 13:42:27 +0100659 resets = <&zynqmp_reset ZYNQMP_RESET_GEM0>;
Michal Simek7159a442022-12-09 13:56:38 +0100660 reset-names = "gem0_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100661 };
662
663 gem1: ethernet@ff0c0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100664 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100665 status = "disabled";
666 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200667 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
668 <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100669 reg = <0x0 0xff0c0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100670 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simekb075d472023-11-01 09:01:03 +0100671 /* iommus = <&smmu 0x875>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200672 power-domains = <&zynqmp_firmware PD_ETH_1>;
Michal Simek676c2af2021-11-18 13:42:27 +0100673 resets = <&zynqmp_reset ZYNQMP_RESET_GEM1>;
Michal Simek7159a442022-12-09 13:56:38 +0100674 reset-names = "gem1_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100675 };
676
677 gem2: ethernet@ff0d0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100678 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100679 status = "disabled";
680 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200681 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
682 <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100683 reg = <0x0 0xff0d0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100684 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simekb075d472023-11-01 09:01:03 +0100685 /* iommus = <&smmu 0x876>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200686 power-domains = <&zynqmp_firmware PD_ETH_2>;
Michal Simek676c2af2021-11-18 13:42:27 +0100687 resets = <&zynqmp_reset ZYNQMP_RESET_GEM2>;
Michal Simek7159a442022-12-09 13:56:38 +0100688 reset-names = "gem2_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100689 };
690
691 gem3: ethernet@ff0e0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100692 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100693 status = "disabled";
694 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200695 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>,
696 <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100697 reg = <0x0 0xff0e0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100698 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simekb075d472023-11-01 09:01:03 +0100699 /* iommus = <&smmu 0x877>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200700 power-domains = <&zynqmp_firmware PD_ETH_3>;
Michal Simek676c2af2021-11-18 13:42:27 +0100701 resets = <&zynqmp_reset ZYNQMP_RESET_GEM3>;
Michal Simek7159a442022-12-09 13:56:38 +0100702 reset-names = "gem3_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100703 };
704
705 gpio: gpio@ff0a0000 {
706 compatible = "xlnx,zynqmp-gpio-1.0";
707 status = "disabled";
708 #gpio-cells = <0x2>;
Michal Simek3d5f0f62020-01-09 13:10:59 +0100709 gpio-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100710 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200711 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek7e2df452016-10-20 10:26:13 +0200712 interrupt-controller;
713 #interrupt-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100714 reg = <0x0 0xff0a0000 0x0 0x1000>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200715 power-domains = <&zynqmp_firmware PD_GPIO>;
Michal Simek54b896f2015-10-30 15:39:18 +0100716 };
717
718 i2c0: i2c@ff020000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200719 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100720 status = "disabled";
721 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200722 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200723 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100724 reg = <0x0 0xff020000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100725 #address-cells = <1>;
726 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200727 power-domains = <&zynqmp_firmware PD_I2C_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100728 };
729
730 i2c1: i2c@ff030000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200731 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100732 status = "disabled";
733 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200734 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200735 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100736 reg = <0x0 0xff030000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100737 #address-cells = <1>;
738 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200739 power-domains = <&zynqmp_firmware PD_I2C_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100740 };
741
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530742 ocm: memory-controller@ff960000 {
743 compatible = "xlnx,zynqmp-ocmc-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100744 reg = <0x0 0xff960000 0x0 0x1000>;
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530745 interrupt-parent = <&gic>;
Michal Simekaef89832024-01-08 11:25:57 +0100746 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530747 };
748
Michal Simek54b896f2015-10-30 15:39:18 +0100749 pcie: pcie@fd0e0000 {
750 compatible = "xlnx,nwl-pcie-2.11";
751 status = "disabled";
752 #address-cells = <3>;
753 #size-cells = <2>;
754 #interrupt-cells = <1>;
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530755 msi-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100756 device_type = "pci";
757 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200758 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
759 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
760 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
761 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, /* MSI_1 [63...32] */
762 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; /* MSI_0 [31...0] */
Michal Simek91ab8252018-01-17 16:32:33 +0100763 interrupt-names = "misc", "dummy", "intx",
764 "msi1", "msi0";
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530765 msi-parent = <&pcie>;
Michal Simek72b562a2016-02-11 07:19:06 +0100766 reg = <0x0 0xfd0e0000 0x0 0x1000>,
767 <0x0 0xfd480000 0x0 0x1000>,
Thippeswamy Havalige0146f8b2023-09-11 16:10:50 +0200768 <0x80 0x00000000 0x0 0x10000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100769 reg-names = "breg", "pcireg", "cfg";
Michal Simek26cbd922020-09-29 13:43:22 +0200770 ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000>,/* non-prefetchable memory */
771 <0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
Rob Herring1559f562017-03-21 21:03:13 -0500772 bus-range = <0x00 0xff>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530773 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
774 interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
775 <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
776 <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
777 <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
Michal Simekb075d472023-11-01 09:01:03 +0100778 /* iommus = <&smmu 0x4d0>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200779 power-domains = <&zynqmp_firmware PD_PCIE>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530780 pcie_intc: legacy-interrupt-controller {
781 interrupt-controller;
782 #address-cells = <0>;
783 #interrupt-cells = <1>;
784 };
Michal Simek54b896f2015-10-30 15:39:18 +0100785 };
786
787 qspi: spi@ff0f0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700788 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100789 compatible = "xlnx,zynqmp-qspi-1.0";
790 status = "disabled";
791 clock-names = "ref_clk", "pclk";
Michal Simek86eb8952023-09-22 12:35:30 +0200792 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100793 interrupt-parent = <&gic>;
794 num-cs = <1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100795 reg = <0x0 0xff0f0000 0x0 0x1000>,
796 <0x0 0xc0000000 0x0 0x8000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100797 #address-cells = <1>;
798 #size-cells = <0>;
Michal Simekb075d472023-11-01 09:01:03 +0100799 /* iommus = <&smmu 0x873>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200800 power-domains = <&zynqmp_firmware PD_QSPI>;
Michal Simek54b896f2015-10-30 15:39:18 +0100801 };
802
Michal Simek958c0e92020-11-26 14:25:02 +0100803 psgtr: phy@fd400000 {
804 compatible = "xlnx,zynqmp-psgtr-v1.1";
805 status = "disabled";
806 reg = <0x0 0xfd400000 0x0 0x40000>,
807 <0x0 0xfd3d0000 0x0 0x1000>;
808 reg-names = "serdes", "siou";
809 #phy-cells = <4>;
810 };
811
Michal Simek54b896f2015-10-30 15:39:18 +0100812 rtc: rtc@ffa60000 {
813 compatible = "xlnx,zynqmp-rtc";
814 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100815 reg = <0x0 0xffa60000 0x0 0x100>;
Michal Simek54b896f2015-10-30 15:39:18 +0100816 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200817 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
818 <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100819 interrupt-names = "alarm", "sec";
Srinivas Neeli45b66c42021-03-08 14:05:19 +0530820 calibration = <0x7FFF>;
Michal Simek54b896f2015-10-30 15:39:18 +0100821 };
822
823 sata: ahci@fd0c0000 {
824 compatible = "ceva,ahci-1v84";
825 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100826 reg = <0x0 0xfd0c0000 0x0 0x2000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100827 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200828 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200829 power-domains = <&zynqmp_firmware PD_SATA>;
Michal Simek04fd5412021-05-27 13:49:05 +0200830 resets = <&zynqmp_reset ZYNQMP_RESET_SATA>;
Michal Simekb075d472023-11-01 09:01:03 +0100831 /* iommus = <&smmu 0x4c0>, <&smmu 0x4c1>, <&smmu 0x4c2>, <&smmu 0x4c3>; */
Anurag Kumar Vulisha4e2aaef2017-07-04 20:03:42 +0530832 /* dma-coherent; */
Michal Simek54b896f2015-10-30 15:39:18 +0100833 };
834
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530835 sdhci0: mmc@ff160000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700836 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530837 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100838 status = "disabled";
839 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200840 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100841 reg = <0x0 0xff160000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100842 clock-names = "clk_xin", "clk_ahb";
Michal Simekb075d472023-11-01 09:01:03 +0100843 /* iommus = <&smmu 0x870>; */
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700844 #clock-cells = <1>;
845 clock-output-names = "clk_out_sd0", "clk_in_sd0";
Michal Simek958c0e92020-11-26 14:25:02 +0100846 power-domains = <&zynqmp_firmware PD_SD_0>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100847 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100848 };
849
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530850 sdhci1: mmc@ff170000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700851 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530852 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100853 status = "disabled";
854 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200855 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100856 reg = <0x0 0xff170000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100857 clock-names = "clk_xin", "clk_ahb";
Michal Simekb075d472023-11-01 09:01:03 +0100858 /* iommus = <&smmu 0x871>; */
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700859 #clock-cells = <1>;
860 clock-output-names = "clk_out_sd1", "clk_in_sd1";
Michal Simek958c0e92020-11-26 14:25:02 +0100861 power-domains = <&zynqmp_firmware PD_SD_1>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100862 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100863 };
864
Michal Simek26cbd922020-09-29 13:43:22 +0200865 smmu: iommu@fd800000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100866 compatible = "arm,mmu-500";
Michal Simek72b562a2016-02-11 07:19:06 +0100867 reg = <0x0 0xfd800000 0x0 0x20000>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200868 #iommu-cells = <1>;
Naga Sureshkumar Relli033f87c2017-03-09 20:00:13 +0530869 status = "disabled";
Michal Simek54b896f2015-10-30 15:39:18 +0100870 #global-interrupts = <1>;
871 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200872 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
873 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
874 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
875 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
876 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
877 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
878 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
879 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
880 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
881 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
882 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
883 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
884 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
885 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
886 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
887 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
888 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100889 };
890
891 spi0: spi@ff040000 {
892 compatible = "cdns,spi-r1p6";
893 status = "disabled";
894 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200895 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100896 reg = <0x0 0xff040000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100897 clock-names = "ref_clk", "pclk";
898 #address-cells = <1>;
899 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200900 power-domains = <&zynqmp_firmware PD_SPI_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100901 };
902
903 spi1: spi@ff050000 {
904 compatible = "cdns,spi-r1p6";
905 status = "disabled";
906 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200907 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100908 reg = <0x0 0xff050000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100909 clock-names = "ref_clk", "pclk";
910 #address-cells = <1>;
911 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200912 power-domains = <&zynqmp_firmware PD_SPI_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100913 };
914
915 ttc0: timer@ff110000 {
916 compatible = "cdns,ttc";
917 status = "disabled";
918 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200919 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
920 <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
921 <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100922 reg = <0x0 0xff110000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100923 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200924 power-domains = <&zynqmp_firmware PD_TTC_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100925 };
926
927 ttc1: timer@ff120000 {
928 compatible = "cdns,ttc";
929 status = "disabled";
930 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200931 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
932 <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
933 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100934 reg = <0x0 0xff120000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100935 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200936 power-domains = <&zynqmp_firmware PD_TTC_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100937 };
938
939 ttc2: timer@ff130000 {
940 compatible = "cdns,ttc";
941 status = "disabled";
942 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200943 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
944 <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
945 <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100946 reg = <0x0 0xff130000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100947 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200948 power-domains = <&zynqmp_firmware PD_TTC_2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100949 };
950
951 ttc3: timer@ff140000 {
952 compatible = "cdns,ttc";
953 status = "disabled";
954 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200955 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
956 <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
957 <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100958 reg = <0x0 0xff140000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100959 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200960 power-domains = <&zynqmp_firmware PD_TTC_3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100961 };
962
963 uart0: serial@ff000000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700964 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100965 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100966 status = "disabled";
967 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200968 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100969 reg = <0x0 0xff000000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100970 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200971 power-domains = <&zynqmp_firmware PD_UART_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100972 };
973
974 uart1: serial@ff010000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700975 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100976 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100977 status = "disabled";
978 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200979 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100980 reg = <0x0 0xff010000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100981 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200982 power-domains = <&zynqmp_firmware PD_UART_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100983 };
984
Michal Simek7aa70d52022-12-09 13:56:41 +0100985 usb0: usb@ff9d0000 {
Michal Simek13111a12016-04-07 15:06:07 +0200986 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100987 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100988 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +0200989 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +0530990 reg = <0x0 0xff9d0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +0200991 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200992 power-domains = <&zynqmp_firmware PD_USB_0>;
Michal Simek362082a2021-06-11 08:51:19 +0200993 resets = <&zynqmp_reset ZYNQMP_RESET_USB0_CORERESET>,
994 <&zynqmp_reset ZYNQMP_RESET_USB0_HIBERRESET>,
995 <&zynqmp_reset ZYNQMP_RESET_USB0_APB>;
996 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Piyush Mehta949e7952022-05-11 11:52:45 +0200997 reset-gpios = <&modepin_gpio 1 GPIO_ACTIVE_LOW>;
Michal Simek13111a12016-04-07 15:06:07 +0200998 ranges;
999
Manish Narani690dec02022-01-14 12:43:35 +01001000 dwc3_0: usb@fe200000 {
Michal Simek13111a12016-04-07 15:06:07 +02001001 compatible = "snps,dwc3";
1002 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001003 reg = <0x0 0xfe200000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +02001004 interrupt-parent = <&gic>;
Michal Simekac086b52024-01-04 11:28:35 +01001005 interrupt-names = "host", "peripheral", "otg";
Michal Simek86eb8952023-09-22 12:35:30 +02001006 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
1007 <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
1008 <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb075d472023-11-01 09:01:03 +01001009 /* iommus = <&smmu 0x860>; */
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +05301010 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +02001011 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +02001012 snps,enable_guctl1_ipd_quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +02001013 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +05301014 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +02001015 };
Michal Simek54b896f2015-10-30 15:39:18 +01001016 };
1017
Michal Simek7aa70d52022-12-09 13:56:41 +01001018 usb1: usb@ff9e0000 {
Michal Simek13111a12016-04-07 15:06:07 +02001019 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +01001020 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +01001021 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +02001022 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +05301023 reg = <0x0 0xff9e0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +02001024 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +02001025 power-domains = <&zynqmp_firmware PD_USB_1>;
Michal Simek362082a2021-06-11 08:51:19 +02001026 resets = <&zynqmp_reset ZYNQMP_RESET_USB1_CORERESET>,
1027 <&zynqmp_reset ZYNQMP_RESET_USB1_HIBERRESET>,
1028 <&zynqmp_reset ZYNQMP_RESET_USB1_APB>;
1029 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Michal Simek13111a12016-04-07 15:06:07 +02001030 ranges;
1031
Manish Narani690dec02022-01-14 12:43:35 +01001032 dwc3_1: usb@fe300000 {
Michal Simek13111a12016-04-07 15:06:07 +02001033 compatible = "snps,dwc3";
1034 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001035 reg = <0x0 0xfe300000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +02001036 interrupt-parent = <&gic>;
Michal Simekac086b52024-01-04 11:28:35 +01001037 interrupt-names = "host", "peripheral", "otg";
Michal Simek86eb8952023-09-22 12:35:30 +02001038 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
1039 <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
1040 <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb075d472023-11-01 09:01:03 +01001041 /* iommus = <&smmu 0x861>; */
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +05301042 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +02001043 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +02001044 snps,enable_guctl1_ipd_quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +02001045 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +05301046 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +02001047 };
Michal Simek54b896f2015-10-30 15:39:18 +01001048 };
1049
1050 watchdog0: watchdog@fd4d0000 {
1051 compatible = "cdns,wdt-r1p2";
1052 status = "disabled";
1053 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +02001054 interrupts = <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>;
Michal Simek72b562a2016-02-11 07:19:06 +01001055 reg = <0x0 0xfd4d0000 0x0 0x1000>;
Mounika Grace Akula7db82412018-10-09 20:52:50 +05301056 timeout-sec = <60>;
1057 reset-on-timeout;
Michal Simek54b896f2015-10-30 15:39:18 +01001058 };
1059
Michal Simek7b6280e2018-07-18 09:25:43 +02001060 lpd_watchdog: watchdog@ff150000 {
1061 compatible = "cdns,wdt-r1p2";
1062 status = "disabled";
1063 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +02001064 interrupts = <GIC_SPI 52 IRQ_TYPE_EDGE_RISING>;
Michal Simek7b6280e2018-07-18 09:25:43 +02001065 reg = <0x0 0xff150000 0x0 0x1000>;
1066 timeout-sec = <10>;
1067 };
1068
Michal Simek1bb4be32017-11-02 12:04:43 +01001069 xilinx_ams: ams@ffa50000 {
1070 compatible = "xlnx,zynqmp-ams";
1071 status = "disabled";
1072 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +02001073 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001074 reg = <0x0 0xffa50000 0x0 0x800>;
Michal Simek22459162022-12-09 13:56:39 +01001075 #address-cells = <1>;
1076 #size-cells = <1>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001077 #io-channel-cells = <1>;
Michal Simek22459162022-12-09 13:56:39 +01001078 ranges = <0 0 0xffa50800 0x800>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001079
Michal Simekcef1e3a2023-07-10 14:37:42 +02001080 ams_ps: ams-ps@0 {
Michal Simek1bb4be32017-11-02 12:04:43 +01001081 compatible = "xlnx,zynqmp-ams-ps";
1082 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +01001083 reg = <0x0 0x400>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001084 };
1085
Michal Simekcef1e3a2023-07-10 14:37:42 +02001086 ams_pl: ams-pl@400 {
Michal Simek1bb4be32017-11-02 12:04:43 +01001087 compatible = "xlnx,zynqmp-ams-pl";
1088 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +01001089 reg = <0x400 0x400>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001090 };
1091 };
1092
Michal Simek958c0e92020-11-26 14:25:02 +01001093 zynqmp_dpdma: dma-controller@fd4c0000 {
1094 compatible = "xlnx,zynqmp-dpdma";
Michal Simek54b896f2015-10-30 15:39:18 +01001095 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001096 reg = <0x0 0xfd4c0000 0x0 0x1000>;
Michal Simek86eb8952023-09-22 12:35:30 +02001097 interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +01001098 interrupt-parent = <&gic>;
1099 clock-names = "axi_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +02001100 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simekb075d472023-11-01 09:01:03 +01001101 /* iommus = <&smmu 0xce4>; */
Michal Simek54b896f2015-10-30 15:39:18 +01001102 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +01001103 };
Michal Simek37674252020-02-18 09:24:08 +01001104
Michal Simek958c0e92020-11-26 14:25:02 +01001105 zynqmp_dpsub: display@fd4a0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -07001106 bootph-all;
Michal Simek37674252020-02-18 09:24:08 +01001107 compatible = "xlnx,zynqmp-dpsub-1.7";
1108 status = "disabled";
1109 reg = <0x0 0xfd4a0000 0x0 0x1000>,
1110 <0x0 0xfd4aa000 0x0 0x1000>,
1111 <0x0 0xfd4ab000 0x0 0x1000>,
1112 <0x0 0xfd4ac000 0x0 0x1000>;
1113 reg-names = "dp", "blend", "av_buf", "aud";
Michal Simek86eb8952023-09-22 12:35:30 +02001114 interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek37674252020-02-18 09:24:08 +01001115 interrupt-parent = <&gic>;
Michal Simekb075d472023-11-01 09:01:03 +01001116 /* iommus = <&smmu 0xce3>; */
Michal Simek37674252020-02-18 09:24:08 +01001117 clock-names = "dp_apb_clk", "dp_aud_clk",
1118 "dp_vtc_pixel_clk_in";
Michal Simek37674252020-02-18 09:24:08 +01001119 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simek958c0e92020-11-26 14:25:02 +01001120 resets = <&zynqmp_reset ZYNQMP_RESET_DP>;
1121 dma-names = "vid0", "vid1", "vid2", "gfx0";
1122 dmas = <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO0>,
1123 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO1>,
1124 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO2>,
1125 <&zynqmp_dpdma ZYNQMP_DPDMA_GRAPHICS>;
Laurent Pincharte0480fd2023-09-22 12:35:39 +02001126
1127 ports {
1128 #address-cells = <1>;
1129 #size-cells = <0>;
1130
1131 port@0 {
1132 reg = <0>;
1133 };
1134 port@1 {
1135 reg = <1>;
1136 };
1137 port@2 {
1138 reg = <2>;
1139 };
1140 port@3 {
1141 reg = <3>;
1142 };
1143 port@4 {
1144 reg = <4>;
1145 };
1146 port@5 {
1147 reg = <5>;
1148 };
1149 };
Michal Simek37674252020-02-18 09:24:08 +01001150 };
Michal Simek54b896f2015-10-30 15:39:18 +01001151 };
1152};