blob: 9b3c75f976771ac43054b421096de5f993d2377a [file] [log] [blame]
Ley Foon Tan975e4962018-05-24 00:17:28 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2016-2018 Intel Corporation <www.intel.com>
4 *
5 */
6
Simon Glassf11478f2019-12-28 10:45:07 -07007#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -06008#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -06009#include <log.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060010#include <asm/global_data.h>
Ley Foon Tan975e4962018-05-24 00:17:28 +080011#include <asm/io.h>
12#include <asm/u-boot.h>
13#include <asm/utils.h>
Ley Foon Tan2667ddd2018-07-12 21:44:24 +080014#include <debug_uart.h>
Ley Foon Tan975e4962018-05-24 00:17:28 +080015#include <image.h>
16#include <spl.h>
17#include <asm/arch/clock_manager.h>
Ley Foon Tanf1c4bd52019-11-27 15:55:15 +080018#include <asm/arch/firewall.h>
Ley Foon Tan975e4962018-05-24 00:17:28 +080019#include <asm/arch/mailbox_s10.h>
Ley Foon Tanfed4c952019-11-08 10:38:19 +080020#include <asm/arch/misc.h>
Ley Foon Tan975e4962018-05-24 00:17:28 +080021#include <asm/arch/reset_manager.h>
Ley Foon Tan975e4962018-05-24 00:17:28 +080022#include <asm/arch/system_manager.h>
23#include <watchdog.h>
Ley Foon Tan3fdf4362019-05-06 09:56:01 +080024#include <dm/uclass.h>
Ley Foon Tan975e4962018-05-24 00:17:28 +080025
26DECLARE_GLOBAL_DATA_PTR;
27
Ley Foon Tan975e4962018-05-24 00:17:28 +080028void board_init_f(ulong dummy)
29{
30 const struct cm_config *cm_default_cfg = cm_get_default_config();
31 int ret;
32
Ley Foon Tanfed4c952019-11-08 10:38:19 +080033 ret = spl_early_init();
34 if (ret)
35 hang();
36
37 socfpga_get_managers_addr();
38
Ley Foon Tan975e4962018-05-24 00:17:28 +080039 /* Ensure watchdog is paused when debugging is happening */
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080040 writel(SYSMGR_WDDBG_PAUSE_ALL_CPU,
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080041 socfpga_get_sysmgr_addr() + SYSMGR_SOC64_WDDBG);
Ley Foon Tan975e4962018-05-24 00:17:28 +080042
Chee Hong Ang346431c2020-08-06 12:15:33 +080043#ifdef CONFIG_HW_WATCHDOG
Ley Foon Tan975e4962018-05-24 00:17:28 +080044 /* Enable watchdog before initializing the HW */
45 socfpga_per_reset(SOCFPGA_RESET(L4WD0), 1);
46 socfpga_per_reset(SOCFPGA_RESET(L4WD0), 0);
47 hw_watchdog_init();
48#endif
49
50 /* ensure all processors are not released prior Linux boot */
51 writeq(0, CPU_RELEASE_ADDR);
52
53 socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
54 timer_init();
55
Ley Foon Tan0968d4e2018-08-17 16:22:02 +080056 sysmgr_pinmux_init();
Ley Foon Tan975e4962018-05-24 00:17:28 +080057
58 /* configuring the HPS clocks */
59 cm_basic_init(cm_default_cfg);
60
61#ifdef CONFIG_DEBUG_UART
62 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
63 debug_uart_init();
64#endif
Ley Foon Tan975e4962018-05-24 00:17:28 +080065
66 preloader_console_init();
Chee Hong Ang6cf193c2020-08-05 21:15:57 +080067 print_reset_info();
Ley Foon Tan975e4962018-05-24 00:17:28 +080068 cm_print_clock_quick_summary();
69
Ley Foon Tanf1c4bd52019-11-27 15:55:15 +080070 firewall_setup();
Ley Foon Tan975e4962018-05-24 00:17:28 +080071
72 /* disable ocram security at CCU for non secure access */
73 clrbits_le32(CCU_REG_ADDR(CCU_CPU0_MPRT_ADMASK_MEM_RAM0),
74 CCU_ADMASK_P_MASK | CCU_ADMASK_NS_MASK);
75 clrbits_le32(CCU_REG_ADDR(CCU_IOM_MPRT_ADMASK_MEM_RAM0),
76 CCU_ADMASK_P_MASK | CCU_ADMASK_NS_MASK);
77
Ley Foon Tan3fdf4362019-05-06 09:56:01 +080078#if CONFIG_IS_ENABLED(ALTERA_SDRAM)
79 struct udevice *dev;
80
81 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
82 if (ret) {
83 debug("DRAM init failed: %d\n", ret);
84 hang();
85 }
86#endif
Ley Foon Tan975e4962018-05-24 00:17:28 +080087
Ley Foon Tan975e4962018-05-24 00:17:28 +080088 mbox_init();
89
90#ifdef CONFIG_CADENCE_QSPI
91 mbox_qspi_open();
92#endif
93}