blob: 955a1161e898a0d77ed44ec75a8611a2ac826516 [file] [log] [blame]
Ley Foon Tan975e4962018-05-24 00:17:28 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2016-2018 Intel Corporation <www.intel.com>
4 *
5 */
6
Simon Glassf11478f2019-12-28 10:45:07 -07007#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -06008#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -06009#include <log.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060010#include <asm/global_data.h>
Ley Foon Tan975e4962018-05-24 00:17:28 +080011#include <asm/io.h>
12#include <asm/u-boot.h>
13#include <asm/utils.h>
14#include <common.h>
Ley Foon Tan2667ddd2018-07-12 21:44:24 +080015#include <debug_uart.h>
Ley Foon Tan975e4962018-05-24 00:17:28 +080016#include <image.h>
17#include <spl.h>
18#include <asm/arch/clock_manager.h>
Ley Foon Tanf1c4bd52019-11-27 15:55:15 +080019#include <asm/arch/firewall.h>
Ley Foon Tan975e4962018-05-24 00:17:28 +080020#include <asm/arch/mailbox_s10.h>
Ley Foon Tanfed4c952019-11-08 10:38:19 +080021#include <asm/arch/misc.h>
Ley Foon Tan975e4962018-05-24 00:17:28 +080022#include <asm/arch/reset_manager.h>
Ley Foon Tan975e4962018-05-24 00:17:28 +080023#include <asm/arch/system_manager.h>
24#include <watchdog.h>
Ley Foon Tan3fdf4362019-05-06 09:56:01 +080025#include <dm/uclass.h>
Ley Foon Tan975e4962018-05-24 00:17:28 +080026
27DECLARE_GLOBAL_DATA_PTR;
28
Ley Foon Tan975e4962018-05-24 00:17:28 +080029u32 spl_boot_device(void)
30{
31 /* TODO: Get from SDM or handoff */
32 return BOOT_DEVICE_MMC1;
33}
34
35#ifdef CONFIG_SPL_MMC_SUPPORT
Harald Seiler0bf7ab12020-04-15 11:33:30 +020036u32 spl_mmc_boot_mode(const u32 boot_device)
Ley Foon Tan975e4962018-05-24 00:17:28 +080037{
Tien Fong Chee6091dd12019-01-23 14:20:05 +080038#if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4)
Ley Foon Tan975e4962018-05-24 00:17:28 +080039 return MMCSD_MODE_FS;
40#else
41 return MMCSD_MODE_RAW;
42#endif
43}
44#endif
45
Ley Foon Tan975e4962018-05-24 00:17:28 +080046void board_init_f(ulong dummy)
47{
48 const struct cm_config *cm_default_cfg = cm_get_default_config();
49 int ret;
50
Ley Foon Tanfed4c952019-11-08 10:38:19 +080051 ret = spl_early_init();
52 if (ret)
53 hang();
54
55 socfpga_get_managers_addr();
56
Ley Foon Tan975e4962018-05-24 00:17:28 +080057 /* Ensure watchdog is paused when debugging is happening */
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080058 writel(SYSMGR_WDDBG_PAUSE_ALL_CPU,
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080059 socfpga_get_sysmgr_addr() + SYSMGR_SOC64_WDDBG);
Ley Foon Tan975e4962018-05-24 00:17:28 +080060
Chee Hong Ang346431c2020-08-06 12:15:33 +080061#ifdef CONFIG_HW_WATCHDOG
Ley Foon Tan975e4962018-05-24 00:17:28 +080062 /* Enable watchdog before initializing the HW */
63 socfpga_per_reset(SOCFPGA_RESET(L4WD0), 1);
64 socfpga_per_reset(SOCFPGA_RESET(L4WD0), 0);
65 hw_watchdog_init();
66#endif
67
68 /* ensure all processors are not released prior Linux boot */
69 writeq(0, CPU_RELEASE_ADDR);
70
71 socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
72 timer_init();
73
Ley Foon Tan0968d4e2018-08-17 16:22:02 +080074 sysmgr_pinmux_init();
Ley Foon Tan975e4962018-05-24 00:17:28 +080075
76 /* configuring the HPS clocks */
77 cm_basic_init(cm_default_cfg);
78
79#ifdef CONFIG_DEBUG_UART
80 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
81 debug_uart_init();
82#endif
Ley Foon Tan975e4962018-05-24 00:17:28 +080083
84 preloader_console_init();
Chee Hong Ang6cf193c2020-08-05 21:15:57 +080085 print_reset_info();
Ley Foon Tan975e4962018-05-24 00:17:28 +080086 cm_print_clock_quick_summary();
87
Ley Foon Tanf1c4bd52019-11-27 15:55:15 +080088 firewall_setup();
Ley Foon Tan975e4962018-05-24 00:17:28 +080089
90 /* disable ocram security at CCU for non secure access */
91 clrbits_le32(CCU_REG_ADDR(CCU_CPU0_MPRT_ADMASK_MEM_RAM0),
92 CCU_ADMASK_P_MASK | CCU_ADMASK_NS_MASK);
93 clrbits_le32(CCU_REG_ADDR(CCU_IOM_MPRT_ADMASK_MEM_RAM0),
94 CCU_ADMASK_P_MASK | CCU_ADMASK_NS_MASK);
95
Ley Foon Tan3fdf4362019-05-06 09:56:01 +080096#if CONFIG_IS_ENABLED(ALTERA_SDRAM)
97 struct udevice *dev;
98
99 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
100 if (ret) {
101 debug("DRAM init failed: %d\n", ret);
102 hang();
103 }
104#endif
Ley Foon Tan975e4962018-05-24 00:17:28 +0800105
Ley Foon Tan975e4962018-05-24 00:17:28 +0800106 mbox_init();
107
108#ifdef CONFIG_CADENCE_QSPI
109 mbox_qspi_open();
110#endif
111}