blob: df44530e83ab0ab71c51a67d39030cbb9641c92e [file] [log] [blame]
Masahiro Yamada144a3e02015-04-21 20:38:20 +09001if ARCH_SOCFPGA
2
Simon Goldschmidt17d78522019-10-22 21:29:48 +02003config ERR_PTR_OFFSET
4 default 0xfffec000 if TARGET_SOCFPGA_GEN5 # Boot ROM range
5
Simon Goldschmidtb1c42692019-04-09 21:02:05 +02006config NR_DRAM_BANKS
7 default 1
8
Siew Chin Lim2492d592021-03-01 20:04:11 +08009config SOCFPGA_SECURE_VAB_AUTH
10 bool "Enable boot image authentication with Secure Device Manager"
Siew Chin Lim988bfe42021-08-10 11:26:42 +080011 depends on TARGET_SOCFPGA_AGILEX || TARGET_SOCFPGA_N5X
Siew Chin Lim2492d592021-03-01 20:04:11 +080012 select FIT_IMAGE_POST_PROCESS
13 select SHA384
Alexandru Gagniuc5df5d692021-09-02 19:54:18 -050014 select SHA512
Siew Chin Lim2492d592021-03-01 20:04:11 +080015 select SPL_FIT_IMAGE_POST_PROCESS
16 help
17 All images loaded from FIT will be authenticated by Secure Device
18 Manager.
19
20config SOCFPGA_SECURE_VAB_AUTH_ALLOW_NON_FIT_IMAGE
21 bool "Allow non-FIT VAB signed images"
22 depends on SOCFPGA_SECURE_VAB_AUTH
23
Simon Goldschmidt20fd7de2019-06-13 21:50:28 +020024config SPL_SIZE_LIMIT
Simon Glassa8f0c942019-09-25 08:56:28 -060025 default 0x10000 if TARGET_SOCFPGA_GEN5
Simon Goldschmidt20fd7de2019-06-13 21:50:28 +020026
27config SPL_SIZE_LIMIT_PROVIDE_STACK
28 default 0x200 if TARGET_SOCFPGA_GEN5
29
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020030config SPL_STACK_R_ADDR
31 default 0x00800000 if TARGET_SOCFPGA_GEN5
32
Simon Goldschmidt4f57b9a2019-04-09 21:02:06 +020033config SPL_SYS_MALLOC_F_LEN
34 default 0x800 if TARGET_SOCFPGA_GEN5
35
Dalon Westergreen8d770f42017-02-10 17:15:34 -080036config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE
37 default 0xa2
38
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020039config SYS_MALLOC_F_LEN
40 default 0x2000 if TARGET_SOCFPGA_ARRIA10
41 default 0x2000 if TARGET_SOCFPGA_GEN5
42
43config SYS_TEXT_BASE
44 default 0x01000040 if TARGET_SOCFPGA_ARRIA10
45 default 0x01000040 if TARGET_SOCFPGA_GEN5
46
Ley Foon Tan461d2982019-11-27 15:55:32 +080047config TARGET_SOCFPGA_AGILEX
48 bool
49 select ARMV8_MULTIENTRY
50 select ARMV8_SET_SMPEN
Siew Chin Limdbe60eb2020-12-24 18:21:12 +080051 select BINMAN if SPL_ATF
Ley Foon Tan461d2982019-11-27 15:55:32 +080052 select CLK
Chee Hong Ang89ac34d2020-08-07 11:50:05 +080053 select FPGA_INTEL_SDM_MAILBOX
Ley Foon Tan461d2982019-11-27 15:55:32 +080054 select NCORE_CACHE
55 select SPL_CLK if SPL
Siew Chin Lim8a714162021-03-01 20:04:10 +080056 select TARGET_SOCFPGA_SOC64
Ley Foon Tan461d2982019-11-27 15:55:32 +080057
Marek Vasut822e7952015-08-02 21:57:57 +020058config TARGET_SOCFPGA_ARRIA5
59 bool
Dinh Nguyen677a16f2015-12-02 13:31:25 -060060 select TARGET_SOCFPGA_GEN5
Marek Vasut822e7952015-08-02 21:57:57 +020061
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080062config TARGET_SOCFPGA_ARRIA10
63 bool
Ley Foon Tan17b9ba62019-05-06 09:55:59 +080064 select SPL_ALTERA_SDRAM
Michal Simek7e7ba3b2018-07-23 15:55:15 +020065 select SPL_BOARD_INIT if SPL
Ley Foon Tan1d07b3e2020-04-07 15:43:14 +080066 select SPL_CACHE if SPL
Marek Vasute1dcd622018-07-30 15:56:19 +020067 select CLK
68 select SPL_CLK if SPL
Marek Vasut69fbb882018-08-13 18:32:38 +020069 select DM_I2C
Marek Vasut700b2c62018-08-13 18:32:38 +020070 select DM_RESET
71 select SPL_DM_RESET if SPL
Marek Vasut04c8f4f2018-08-13 20:06:46 +020072 select REGMAP
73 select SPL_REGMAP if SPL
74 select SYSCON
75 select SPL_SYSCON if SPL
76 select ETH_DESIGNWARE_SOCFPGA
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020077 imply FPGA_SOCFPGA
Simon Glass7611ac62019-09-25 08:56:27 -060078 imply SPL_USE_TINY_PRINTF
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080079
Marek Vasut822e7952015-08-02 21:57:57 +020080config TARGET_SOCFPGA_CYCLONE5
81 bool
Dinh Nguyen677a16f2015-12-02 13:31:25 -060082 select TARGET_SOCFPGA_GEN5
83
84config TARGET_SOCFPGA_GEN5
85 bool
Ley Foon Tan17b9ba62019-05-06 09:55:59 +080086 select SPL_ALTERA_SDRAM
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020087 imply FPGA_SOCFPGA
Simon Goldschmidt20fd7de2019-06-13 21:50:28 +020088 imply SPL_SIZE_LIMIT_SUBTRACT_GD
89 imply SPL_SIZE_LIMIT_SUBTRACT_MALLOC
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020090 imply SPL_STACK_R
91 imply SPL_SYS_MALLOC_SIMPLE
Simon Glass7611ac62019-09-25 08:56:27 -060092 imply SPL_USE_TINY_PRINTF
Marek Vasut822e7952015-08-02 21:57:57 +020093
Siew Chin Lim988bfe42021-08-10 11:26:42 +080094config TARGET_SOCFPGA_N5X
95 bool
96 select ARMV8_MULTIENTRY
97 select ARMV8_SET_SMPEN
98 select BINMAN if SPL_ATF
99 select CLK
100 select FPGA_INTEL_SDM_MAILBOX
101 select NCORE_CACHE
102 select SPL_ALTERA_SDRAM
103 select SPL_CLK if SPL
104 select TARGET_SOCFPGA_SOC64
105
106config TARGET_SOCFPGA_N5X_SOCDK
107 bool "Intel eASIC SoCDK (N5X)"
108 select TARGET_SOCFPGA_N5X
109
Siew Chin Lim8a714162021-03-01 20:04:10 +0800110config TARGET_SOCFPGA_SOC64
111 bool
112
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800113config TARGET_SOCFPGA_STRATIX10
114 bool
115 select ARMV8_MULTIENTRY
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800116 select ARMV8_SET_SMPEN
Siew Chin Limdbe60eb2020-12-24 18:21:12 +0800117 select BINMAN if SPL_ATF
Chee Hong Ang14192452020-08-07 11:50:03 +0800118 select FPGA_INTEL_SDM_MAILBOX
Siew Chin Lim8a714162021-03-01 20:04:10 +0800119 select TARGET_SOCFPGA_SOC64
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800120
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900121choice
122 prompt "Altera SOCFPGA board select"
Joe Hershbergerf0699602015-05-12 14:46:23 -0500123 optional
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900124
Ley Foon Tan461d2982019-11-27 15:55:32 +0800125config TARGET_SOCFPGA_AGILEX_SOCDK
126 bool "Intel SOCFPGA SoCDK (Agilex)"
127 select TARGET_SOCFPGA_AGILEX
128
Wolfgang Grandegger7789aab22019-05-12 19:25:18 +0200129config TARGET_SOCFPGA_ARIES_MCVEVK
130 bool "Aries MCVEVK (Cyclone V)"
131 select TARGET_SOCFPGA_CYCLONE5
132
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800133config TARGET_SOCFPGA_ARRIA10_SOCDK
134 bool "Altera SOCFPGA SoCDK (Arria 10)"
135 select TARGET_SOCFPGA_ARRIA10
136
Holger Brunckddef8892020-02-19 19:55:14 +0100137config TARGET_SOCFPGA_ARRIA5_SECU1
138 bool "ABB SECU1 (Arria V)"
139 select TARGET_SOCFPGA_ARRIA5
140 select VENDOR_KM
141
Marek Vasut822e7952015-08-02 21:57:57 +0200142config TARGET_SOCFPGA_ARRIA5_SOCDK
143 bool "Altera SOCFPGA SoCDK (Arria V)"
144 select TARGET_SOCFPGA_ARRIA5
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900145
Paweł Anikiel5ee903d2022-06-17 12:47:20 +0200146config TARGET_SOCFPGA_CHAMELEONV3
147 bool "Google Chameleon v3 (Arria 10)"
148 select TARGET_SOCFPGA_ARRIA10
149
Marek Vasut822e7952015-08-02 21:57:57 +0200150config TARGET_SOCFPGA_CYCLONE5_SOCDK
151 bool "Altera SOCFPGA SoCDK (Cyclone V)"
152 select TARGET_SOCFPGA_CYCLONE5
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900153
Marek Vasutb06dad22018-02-24 23:34:00 +0100154config TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
155 bool "Devboards DBM-SoC1 (Cyclone V)"
156 select TARGET_SOCFPGA_CYCLONE5
157
Marek Vasut567356a2015-11-23 17:06:27 +0100158config TARGET_SOCFPGA_EBV_SOCRATES
159 bool "EBV SoCrates (Cyclone V)"
160 select TARGET_SOCFPGA_CYCLONE5
161
Pavel Machek9802e872016-06-07 12:37:23 +0200162config TARGET_SOCFPGA_IS1
163 bool "IS1 (Cyclone V)"
164 select TARGET_SOCFPGA_CYCLONE5
165
Marek Vasut13da18c2019-06-27 00:19:31 +0200166config TARGET_SOCFPGA_SOFTING_VINING_FPGA
167 bool "Softing VIN|ING FPGA (Cyclone V)"
Tom Rini22d567e2017-01-22 19:43:11 -0500168 select BOARD_LATE_INIT
Marek Vasutba2ade92015-12-01 18:09:52 +0100169 select TARGET_SOCFPGA_CYCLONE5
170
Marek Vasut2e717ec2016-06-08 02:57:05 +0200171config TARGET_SOCFPGA_SR1500
172 bool "SR1500 (Cyclone V)"
173 select TARGET_SOCFPGA_CYCLONE5
174
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800175config TARGET_SOCFPGA_STRATIX10_SOCDK
176 bool "Intel SOCFPGA SoCDK (Stratix 10)"
177 select TARGET_SOCFPGA_STRATIX10
178
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500179config TARGET_SOCFPGA_TERASIC_DE0_NANO
180 bool "Terasic DE0-Nano-Atlas (Cyclone V)"
181 select TARGET_SOCFPGA_CYCLONE5
182
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700183config TARGET_SOCFPGA_TERASIC_DE10_NANO
184 bool "Terasic DE10-Nano (Cyclone V)"
185 select TARGET_SOCFPGA_CYCLONE5
186
Humberto Navesa563e2e2022-05-22 21:54:57 -0400187config TARGET_SOCFPGA_TERASIC_DE10_STANDARD
188 bool "Terasic DE10-Standard (Cyclone V)"
189 select TARGET_SOCFPGA_CYCLONE5
190
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100191config TARGET_SOCFPGA_TERASIC_DE1_SOC
192 bool "Terasic DE1-SoC (Cyclone V)"
193 select TARGET_SOCFPGA_CYCLONE5
194
Marek Vasutb415bad2015-06-21 17:28:53 +0200195config TARGET_SOCFPGA_TERASIC_SOCKIT
196 bool "Terasic SoCkit (Cyclone V)"
197 select TARGET_SOCFPGA_CYCLONE5
198
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900199endchoice
200
201config SYS_BOARD
Ley Foon Tan461d2982019-11-27 15:55:32 +0800202 default "agilex-socdk" if TARGET_SOCFPGA_AGILEX_SOCDK
Marek Vasut3f4c5612015-08-10 21:24:53 +0200203 default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800204 default "arria10-socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Paweł Anikiel5ee903d2022-06-17 12:47:20 +0200205 default "chameleonv3" if TARGET_SOCFPGA_CHAMELEONV3
Marek Vasut3f4c5612015-08-10 21:24:53 +0200206 default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasutb06dad22018-02-24 23:34:00 +0100207 default "dbm-soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500208 default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100209 default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700210 default "de10-nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Humberto Navesa563e2e2022-05-22 21:54:57 -0400211 default "de10-standard" if TARGET_SOCFPGA_TERASIC_DE10_STANDARD
Pavel Machek9802e872016-06-07 12:37:23 +0200212 default "is1" if TARGET_SOCFPGA_IS1
Wolfgang Grandegger7789aab22019-05-12 19:25:18 +0200213 default "mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
Siew Chin Lim988bfe42021-08-10 11:26:42 +0800214 default "n5x-socdk" if TARGET_SOCFPGA_N5X_SOCDK
Holger Brunckddef8892020-02-19 19:55:14 +0100215 default "secu1" if TARGET_SOCFPGA_ARRIA5_SECU1
Marek Vasutb415bad2015-06-21 17:28:53 +0200216 default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut567356a2015-11-23 17:06:27 +0100217 default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roesebf5ed2e2015-11-18 11:06:09 +0100218 default "sr1500" if TARGET_SOCFPGA_SR1500
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800219 default "stratix10-socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut13da18c2019-06-27 00:19:31 +0200220 default "vining_fpga" if TARGET_SOCFPGA_SOFTING_VINING_FPGA
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900221
222config SYS_VENDOR
Ley Foon Tan461d2982019-11-27 15:55:32 +0800223 default "intel" if TARGET_SOCFPGA_AGILEX_SOCDK
Siew Chin Lim988bfe42021-08-10 11:26:42 +0800224 default "intel" if TARGET_SOCFPGA_N5X_SOCDK
Marek Vasut822e7952015-08-02 21:57:57 +0200225 default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800226 default "altera" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasut822e7952015-08-02 21:57:57 +0200227 default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800228 default "altera" if TARGET_SOCFPGA_STRATIX10_SOCDK
Wolfgang Grandegger7789aab22019-05-12 19:25:18 +0200229 default "aries" if TARGET_SOCFPGA_ARIES_MCVEVK
Marek Vasutb06dad22018-02-24 23:34:00 +0100230 default "devboards" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Marek Vasut567356a2015-11-23 17:06:27 +0100231 default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
Paweł Anikiel5ee903d2022-06-17 12:47:20 +0200232 default "google" if TARGET_SOCFPGA_CHAMELEONV3
Holger Brunckddef8892020-02-19 19:55:14 +0100233 default "keymile" if TARGET_SOCFPGA_ARRIA5_SECU1
Marek Vasut13da18c2019-06-27 00:19:31 +0200234 default "softing" if TARGET_SOCFPGA_SOFTING_VINING_FPGA
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500235 default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100236 default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700237 default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Humberto Navesa563e2e2022-05-22 21:54:57 -0400238 default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_STANDARD
Marek Vasutb415bad2015-06-21 17:28:53 +0200239 default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900240
241config SYS_SOC
242 default "socfpga"
243
244config SYS_CONFIG_NAME
Ley Foon Tan461d2982019-11-27 15:55:32 +0800245 default "socfpga_agilex_socdk" if TARGET_SOCFPGA_AGILEX_SOCDK
Holger Brunckddef8892020-02-19 19:55:14 +0100246 default "socfpga_arria5_secu1" if TARGET_SOCFPGA_ARRIA5_SECU1
Dinh Nguyen16f6ffd2015-09-22 17:01:32 -0500247 default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800248 default "socfpga_arria10_socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Paweł Anikiel5ee903d2022-06-17 12:47:20 +0200249 default "socfpga_chameleonv3" if TARGET_SOCFPGA_CHAMELEONV3
Dinh Nguyen16f6ffd2015-09-22 17:01:32 -0500250 default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasutb06dad22018-02-24 23:34:00 +0100251 default "socfpga_dbm_soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500252 default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100253 default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700254 default "socfpga_de10_nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Humberto Navesa563e2e2022-05-22 21:54:57 -0400255 default "socfpga_de10_standard" if TARGET_SOCFPGA_TERASIC_DE10_STANDARD
Pavel Machek9802e872016-06-07 12:37:23 +0200256 default "socfpga_is1" if TARGET_SOCFPGA_IS1
Wolfgang Grandegger7789aab22019-05-12 19:25:18 +0200257 default "socfpga_mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
Siew Chin Lim988bfe42021-08-10 11:26:42 +0800258 default "socfpga_n5x_socdk" if TARGET_SOCFPGA_N5X_SOCDK
Marek Vasutb415bad2015-06-21 17:28:53 +0200259 default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut567356a2015-11-23 17:06:27 +0100260 default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roesebf5ed2e2015-11-18 11:06:09 +0100261 default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800262 default "socfpga_stratix10_socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut13da18c2019-06-27 00:19:31 +0200263 default "socfpga_vining_fpga" if TARGET_SOCFPGA_SOFTING_VINING_FPGA
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900264
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900265endif