blob: 9b1abdaabdfd339e070646fbf71f879ff71c5b01 [file] [log] [blame]
Masahiro Yamada144a3e02015-04-21 20:38:20 +09001if ARCH_SOCFPGA
2
Simon Goldschmidt17d78522019-10-22 21:29:48 +02003config ERR_PTR_OFFSET
4 default 0xfffec000 if TARGET_SOCFPGA_GEN5 # Boot ROM range
5
Simon Goldschmidtb1c42692019-04-09 21:02:05 +02006config NR_DRAM_BANKS
7 default 1
8
Simon Goldschmidt20fd7de2019-06-13 21:50:28 +02009config SPL_SIZE_LIMIT
Simon Glassa8f0c942019-09-25 08:56:28 -060010 default 0x10000 if TARGET_SOCFPGA_GEN5
Simon Goldschmidt20fd7de2019-06-13 21:50:28 +020011
12config SPL_SIZE_LIMIT_PROVIDE_STACK
13 default 0x200 if TARGET_SOCFPGA_GEN5
14
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020015config SPL_STACK_R_ADDR
16 default 0x00800000 if TARGET_SOCFPGA_GEN5
17
Simon Goldschmidt4f57b9a2019-04-09 21:02:06 +020018config SPL_SYS_MALLOC_F_LEN
19 default 0x800 if TARGET_SOCFPGA_GEN5
20
Dalon Westergreen8d770f42017-02-10 17:15:34 -080021config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE
22 default 0xa2
23
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020024config SYS_MALLOC_F_LEN
25 default 0x2000 if TARGET_SOCFPGA_ARRIA10
26 default 0x2000 if TARGET_SOCFPGA_GEN5
27
28config SYS_TEXT_BASE
29 default 0x01000040 if TARGET_SOCFPGA_ARRIA10
30 default 0x01000040 if TARGET_SOCFPGA_GEN5
31
Ley Foon Tan461d2982019-11-27 15:55:32 +080032config TARGET_SOCFPGA_AGILEX
33 bool
34 select ARMV8_MULTIENTRY
35 select ARMV8_SET_SMPEN
Siew Chin Limdbe60eb2020-12-24 18:21:12 +080036 select BINMAN if SPL_ATF
Ley Foon Tan461d2982019-11-27 15:55:32 +080037 select CLK
Chee Hong Ang89ac34d2020-08-07 11:50:05 +080038 select FPGA_INTEL_SDM_MAILBOX
Ley Foon Tan461d2982019-11-27 15:55:32 +080039 select NCORE_CACHE
40 select SPL_CLK if SPL
Siew Chin Lim8a714162021-03-01 20:04:10 +080041 select TARGET_SOCFPGA_SOC64
Ley Foon Tan461d2982019-11-27 15:55:32 +080042
Marek Vasut822e7952015-08-02 21:57:57 +020043config TARGET_SOCFPGA_ARRIA5
44 bool
Dinh Nguyen677a16f2015-12-02 13:31:25 -060045 select TARGET_SOCFPGA_GEN5
Marek Vasut822e7952015-08-02 21:57:57 +020046
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080047config TARGET_SOCFPGA_ARRIA10
48 bool
Ley Foon Tan17b9ba62019-05-06 09:55:59 +080049 select SPL_ALTERA_SDRAM
Michal Simek7e7ba3b2018-07-23 15:55:15 +020050 select SPL_BOARD_INIT if SPL
Ley Foon Tan1d07b3e2020-04-07 15:43:14 +080051 select SPL_CACHE if SPL
Marek Vasute1dcd622018-07-30 15:56:19 +020052 select CLK
53 select SPL_CLK if SPL
Marek Vasut69fbb882018-08-13 18:32:38 +020054 select DM_I2C
Marek Vasut700b2c62018-08-13 18:32:38 +020055 select DM_RESET
56 select SPL_DM_RESET if SPL
Marek Vasut04c8f4f2018-08-13 20:06:46 +020057 select REGMAP
58 select SPL_REGMAP if SPL
59 select SYSCON
60 select SPL_SYSCON if SPL
61 select ETH_DESIGNWARE_SOCFPGA
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020062 imply FPGA_SOCFPGA
Simon Glass7611ac62019-09-25 08:56:27 -060063 imply SPL_USE_TINY_PRINTF
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080064
Marek Vasut822e7952015-08-02 21:57:57 +020065config TARGET_SOCFPGA_CYCLONE5
66 bool
Dinh Nguyen677a16f2015-12-02 13:31:25 -060067 select TARGET_SOCFPGA_GEN5
68
69config TARGET_SOCFPGA_GEN5
70 bool
Ley Foon Tan17b9ba62019-05-06 09:55:59 +080071 select SPL_ALTERA_SDRAM
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020072 imply FPGA_SOCFPGA
Simon Goldschmidt20fd7de2019-06-13 21:50:28 +020073 imply SPL_SIZE_LIMIT_SUBTRACT_GD
74 imply SPL_SIZE_LIMIT_SUBTRACT_MALLOC
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020075 imply SPL_STACK_R
76 imply SPL_SYS_MALLOC_SIMPLE
Simon Glass7611ac62019-09-25 08:56:27 -060077 imply SPL_USE_TINY_PRINTF
Marek Vasut822e7952015-08-02 21:57:57 +020078
Siew Chin Lim8a714162021-03-01 20:04:10 +080079config TARGET_SOCFPGA_SOC64
80 bool
81
Ley Foon Tan9c407b52018-05-24 00:17:32 +080082config TARGET_SOCFPGA_STRATIX10
83 bool
84 select ARMV8_MULTIENTRY
Ley Foon Tan9c407b52018-05-24 00:17:32 +080085 select ARMV8_SET_SMPEN
Siew Chin Limdbe60eb2020-12-24 18:21:12 +080086 select BINMAN if SPL_ATF
Chee Hong Ang14192452020-08-07 11:50:03 +080087 select FPGA_INTEL_SDM_MAILBOX
Siew Chin Lim8a714162021-03-01 20:04:10 +080088 select TARGET_SOCFPGA_SOC64
Ley Foon Tan9c407b52018-05-24 00:17:32 +080089
Masahiro Yamada144a3e02015-04-21 20:38:20 +090090choice
91 prompt "Altera SOCFPGA board select"
Joe Hershbergerf0699602015-05-12 14:46:23 -050092 optional
Masahiro Yamada144a3e02015-04-21 20:38:20 +090093
Ley Foon Tan461d2982019-11-27 15:55:32 +080094config TARGET_SOCFPGA_AGILEX_SOCDK
95 bool "Intel SOCFPGA SoCDK (Agilex)"
96 select TARGET_SOCFPGA_AGILEX
97
Wolfgang Grandegger7789aab22019-05-12 19:25:18 +020098config TARGET_SOCFPGA_ARIES_MCVEVK
99 bool "Aries MCVEVK (Cyclone V)"
100 select TARGET_SOCFPGA_CYCLONE5
101
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800102config TARGET_SOCFPGA_ARRIA10_SOCDK
103 bool "Altera SOCFPGA SoCDK (Arria 10)"
104 select TARGET_SOCFPGA_ARRIA10
105
Holger Brunckddef8892020-02-19 19:55:14 +0100106config TARGET_SOCFPGA_ARRIA5_SECU1
107 bool "ABB SECU1 (Arria V)"
108 select TARGET_SOCFPGA_ARRIA5
109 select VENDOR_KM
110
Marek Vasut822e7952015-08-02 21:57:57 +0200111config TARGET_SOCFPGA_ARRIA5_SOCDK
112 bool "Altera SOCFPGA SoCDK (Arria V)"
113 select TARGET_SOCFPGA_ARRIA5
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900114
Marek Vasut822e7952015-08-02 21:57:57 +0200115config TARGET_SOCFPGA_CYCLONE5_SOCDK
116 bool "Altera SOCFPGA SoCDK (Cyclone V)"
117 select TARGET_SOCFPGA_CYCLONE5
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900118
Marek Vasutb06dad22018-02-24 23:34:00 +0100119config TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
120 bool "Devboards DBM-SoC1 (Cyclone V)"
121 select TARGET_SOCFPGA_CYCLONE5
122
Marek Vasut567356a2015-11-23 17:06:27 +0100123config TARGET_SOCFPGA_EBV_SOCRATES
124 bool "EBV SoCrates (Cyclone V)"
125 select TARGET_SOCFPGA_CYCLONE5
126
Pavel Machek9802e872016-06-07 12:37:23 +0200127config TARGET_SOCFPGA_IS1
128 bool "IS1 (Cyclone V)"
129 select TARGET_SOCFPGA_CYCLONE5
130
Marek Vasut13da18c2019-06-27 00:19:31 +0200131config TARGET_SOCFPGA_SOFTING_VINING_FPGA
132 bool "Softing VIN|ING FPGA (Cyclone V)"
Tom Rini22d567e2017-01-22 19:43:11 -0500133 select BOARD_LATE_INIT
Marek Vasutba2ade92015-12-01 18:09:52 +0100134 select TARGET_SOCFPGA_CYCLONE5
135
Marek Vasut2e717ec2016-06-08 02:57:05 +0200136config TARGET_SOCFPGA_SR1500
137 bool "SR1500 (Cyclone V)"
138 select TARGET_SOCFPGA_CYCLONE5
139
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800140config TARGET_SOCFPGA_STRATIX10_SOCDK
141 bool "Intel SOCFPGA SoCDK (Stratix 10)"
142 select TARGET_SOCFPGA_STRATIX10
143
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500144config TARGET_SOCFPGA_TERASIC_DE0_NANO
145 bool "Terasic DE0-Nano-Atlas (Cyclone V)"
146 select TARGET_SOCFPGA_CYCLONE5
147
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700148config TARGET_SOCFPGA_TERASIC_DE10_NANO
149 bool "Terasic DE10-Nano (Cyclone V)"
150 select TARGET_SOCFPGA_CYCLONE5
151
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100152config TARGET_SOCFPGA_TERASIC_DE1_SOC
153 bool "Terasic DE1-SoC (Cyclone V)"
154 select TARGET_SOCFPGA_CYCLONE5
155
Marek Vasutb415bad2015-06-21 17:28:53 +0200156config TARGET_SOCFPGA_TERASIC_SOCKIT
157 bool "Terasic SoCkit (Cyclone V)"
158 select TARGET_SOCFPGA_CYCLONE5
159
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900160endchoice
161
162config SYS_BOARD
Ley Foon Tan461d2982019-11-27 15:55:32 +0800163 default "agilex-socdk" if TARGET_SOCFPGA_AGILEX_SOCDK
Marek Vasut3f4c5612015-08-10 21:24:53 +0200164 default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800165 default "arria10-socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasut3f4c5612015-08-10 21:24:53 +0200166 default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasutb06dad22018-02-24 23:34:00 +0100167 default "dbm-soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500168 default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100169 default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700170 default "de10-nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek9802e872016-06-07 12:37:23 +0200171 default "is1" if TARGET_SOCFPGA_IS1
Wolfgang Grandegger7789aab22019-05-12 19:25:18 +0200172 default "mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
Holger Brunckddef8892020-02-19 19:55:14 +0100173 default "secu1" if TARGET_SOCFPGA_ARRIA5_SECU1
Marek Vasutb415bad2015-06-21 17:28:53 +0200174 default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut567356a2015-11-23 17:06:27 +0100175 default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roesebf5ed2e2015-11-18 11:06:09 +0100176 default "sr1500" if TARGET_SOCFPGA_SR1500
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800177 default "stratix10-socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut13da18c2019-06-27 00:19:31 +0200178 default "vining_fpga" if TARGET_SOCFPGA_SOFTING_VINING_FPGA
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900179
180config SYS_VENDOR
Ley Foon Tan461d2982019-11-27 15:55:32 +0800181 default "intel" if TARGET_SOCFPGA_AGILEX_SOCDK
Marek Vasut822e7952015-08-02 21:57:57 +0200182 default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800183 default "altera" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasut822e7952015-08-02 21:57:57 +0200184 default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800185 default "altera" if TARGET_SOCFPGA_STRATIX10_SOCDK
Wolfgang Grandegger7789aab22019-05-12 19:25:18 +0200186 default "aries" if TARGET_SOCFPGA_ARIES_MCVEVK
Marek Vasutb06dad22018-02-24 23:34:00 +0100187 default "devboards" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Marek Vasut567356a2015-11-23 17:06:27 +0100188 default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
Holger Brunckddef8892020-02-19 19:55:14 +0100189 default "keymile" if TARGET_SOCFPGA_ARRIA5_SECU1
Marek Vasut13da18c2019-06-27 00:19:31 +0200190 default "softing" if TARGET_SOCFPGA_SOFTING_VINING_FPGA
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500191 default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100192 default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700193 default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Marek Vasutb415bad2015-06-21 17:28:53 +0200194 default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900195
196config SYS_SOC
197 default "socfpga"
198
199config SYS_CONFIG_NAME
Ley Foon Tan461d2982019-11-27 15:55:32 +0800200 default "socfpga_agilex_socdk" if TARGET_SOCFPGA_AGILEX_SOCDK
Holger Brunckddef8892020-02-19 19:55:14 +0100201 default "socfpga_arria5_secu1" if TARGET_SOCFPGA_ARRIA5_SECU1
Dinh Nguyen16f6ffd2015-09-22 17:01:32 -0500202 default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800203 default "socfpga_arria10_socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Dinh Nguyen16f6ffd2015-09-22 17:01:32 -0500204 default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasutb06dad22018-02-24 23:34:00 +0100205 default "socfpga_dbm_soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500206 default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100207 default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700208 default "socfpga_de10_nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek9802e872016-06-07 12:37:23 +0200209 default "socfpga_is1" if TARGET_SOCFPGA_IS1
Wolfgang Grandegger7789aab22019-05-12 19:25:18 +0200210 default "socfpga_mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
Marek Vasutb415bad2015-06-21 17:28:53 +0200211 default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut567356a2015-11-23 17:06:27 +0100212 default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roesebf5ed2e2015-11-18 11:06:09 +0100213 default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800214 default "socfpga_stratix10_socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut13da18c2019-06-27 00:19:31 +0200215 default "socfpga_vining_fpga" if TARGET_SOCFPGA_SOFTING_VINING_FPGA
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900216
Holger Brunckddef8892020-02-19 19:55:14 +0100217source "board/keymile/Kconfig"
218
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900219endif