blob: a3699e82a19e6edd475aef43179a6de1b0df84b6 [file] [log] [blame]
Masahiro Yamada144a3e02015-04-21 20:38:20 +09001if ARCH_SOCFPGA
2
Simon Goldschmidt17d78522019-10-22 21:29:48 +02003config ERR_PTR_OFFSET
4 default 0xfffec000 if TARGET_SOCFPGA_GEN5 # Boot ROM range
5
Simon Goldschmidtb1c42692019-04-09 21:02:05 +02006config NR_DRAM_BANKS
7 default 1
8
Simon Goldschmidt20fd7de2019-06-13 21:50:28 +02009config SPL_SIZE_LIMIT
Simon Glassa8f0c942019-09-25 08:56:28 -060010 default 0x10000 if TARGET_SOCFPGA_GEN5
Simon Goldschmidt20fd7de2019-06-13 21:50:28 +020011
12config SPL_SIZE_LIMIT_PROVIDE_STACK
13 default 0x200 if TARGET_SOCFPGA_GEN5
14
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020015config SPL_STACK_R_ADDR
16 default 0x00800000 if TARGET_SOCFPGA_GEN5
17
Simon Goldschmidt4f57b9a2019-04-09 21:02:06 +020018config SPL_SYS_MALLOC_F_LEN
19 default 0x800 if TARGET_SOCFPGA_GEN5
20
Dalon Westergreen8d770f42017-02-10 17:15:34 -080021config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE
22 default 0xa2
23
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020024config SYS_MALLOC_F_LEN
25 default 0x2000 if TARGET_SOCFPGA_ARRIA10
26 default 0x2000 if TARGET_SOCFPGA_GEN5
27
28config SYS_TEXT_BASE
29 default 0x01000040 if TARGET_SOCFPGA_ARRIA10
30 default 0x01000040 if TARGET_SOCFPGA_GEN5
31
Ley Foon Tan461d2982019-11-27 15:55:32 +080032config TARGET_SOCFPGA_AGILEX
33 bool
34 select ARMV8_MULTIENTRY
35 select ARMV8_SET_SMPEN
36 select ARMV8_SPIN_TABLE
37 select CLK
38 select NCORE_CACHE
39 select SPL_CLK if SPL
40
Marek Vasut822e7952015-08-02 21:57:57 +020041config TARGET_SOCFPGA_ARRIA5
42 bool
Dinh Nguyen677a16f2015-12-02 13:31:25 -060043 select TARGET_SOCFPGA_GEN5
Marek Vasut822e7952015-08-02 21:57:57 +020044
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080045config TARGET_SOCFPGA_ARRIA10
46 bool
Ley Foon Tan17b9ba62019-05-06 09:55:59 +080047 select SPL_ALTERA_SDRAM
Michal Simek7e7ba3b2018-07-23 15:55:15 +020048 select SPL_BOARD_INIT if SPL
Ley Foon Tan1d07b3e2020-04-07 15:43:14 +080049 select SPL_CACHE if SPL
Marek Vasute1dcd622018-07-30 15:56:19 +020050 select CLK
51 select SPL_CLK if SPL
Marek Vasut69fbb882018-08-13 18:32:38 +020052 select DM_I2C
Marek Vasut700b2c62018-08-13 18:32:38 +020053 select DM_RESET
54 select SPL_DM_RESET if SPL
Marek Vasut04c8f4f2018-08-13 20:06:46 +020055 select REGMAP
56 select SPL_REGMAP if SPL
57 select SYSCON
58 select SPL_SYSCON if SPL
59 select ETH_DESIGNWARE_SOCFPGA
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020060 imply FPGA_SOCFPGA
Simon Glass7611ac62019-09-25 08:56:27 -060061 imply SPL_USE_TINY_PRINTF
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080062
Marek Vasut822e7952015-08-02 21:57:57 +020063config TARGET_SOCFPGA_CYCLONE5
64 bool
Dinh Nguyen677a16f2015-12-02 13:31:25 -060065 select TARGET_SOCFPGA_GEN5
66
67config TARGET_SOCFPGA_GEN5
68 bool
Ley Foon Tan17b9ba62019-05-06 09:55:59 +080069 select SPL_ALTERA_SDRAM
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020070 imply FPGA_SOCFPGA
Simon Goldschmidt20fd7de2019-06-13 21:50:28 +020071 imply SPL_SIZE_LIMIT_SUBTRACT_GD
72 imply SPL_SIZE_LIMIT_SUBTRACT_MALLOC
Simon Goldschmidtb1c42692019-04-09 21:02:05 +020073 imply SPL_STACK_R
74 imply SPL_SYS_MALLOC_SIMPLE
Simon Glass7611ac62019-09-25 08:56:27 -060075 imply SPL_USE_TINY_PRINTF
Marek Vasut822e7952015-08-02 21:57:57 +020076
Ley Foon Tan9c407b52018-05-24 00:17:32 +080077config TARGET_SOCFPGA_STRATIX10
78 bool
79 select ARMV8_MULTIENTRY
Ley Foon Tan9c407b52018-05-24 00:17:32 +080080 select ARMV8_SET_SMPEN
Michal Simek7e7ba3b2018-07-23 15:55:15 +020081 select ARMV8_SPIN_TABLE
Ang, Chee Hongda9640e2018-12-19 18:35:16 -080082 select FPGA_STRATIX10
Ley Foon Tan9c407b52018-05-24 00:17:32 +080083
Masahiro Yamada144a3e02015-04-21 20:38:20 +090084choice
85 prompt "Altera SOCFPGA board select"
Joe Hershbergerf0699602015-05-12 14:46:23 -050086 optional
Masahiro Yamada144a3e02015-04-21 20:38:20 +090087
Ley Foon Tan461d2982019-11-27 15:55:32 +080088config TARGET_SOCFPGA_AGILEX_SOCDK
89 bool "Intel SOCFPGA SoCDK (Agilex)"
90 select TARGET_SOCFPGA_AGILEX
91
Wolfgang Grandegger7789aab22019-05-12 19:25:18 +020092config TARGET_SOCFPGA_ARIES_MCVEVK
93 bool "Aries MCVEVK (Cyclone V)"
94 select TARGET_SOCFPGA_CYCLONE5
95
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080096config TARGET_SOCFPGA_ARRIA10_SOCDK
97 bool "Altera SOCFPGA SoCDK (Arria 10)"
98 select TARGET_SOCFPGA_ARRIA10
99
Holger Brunckddef8892020-02-19 19:55:14 +0100100config TARGET_SOCFPGA_ARRIA5_SECU1
101 bool "ABB SECU1 (Arria V)"
102 select TARGET_SOCFPGA_ARRIA5
103 select VENDOR_KM
104
Marek Vasut822e7952015-08-02 21:57:57 +0200105config TARGET_SOCFPGA_ARRIA5_SOCDK
106 bool "Altera SOCFPGA SoCDK (Arria V)"
107 select TARGET_SOCFPGA_ARRIA5
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900108
Marek Vasut822e7952015-08-02 21:57:57 +0200109config TARGET_SOCFPGA_CYCLONE5_SOCDK
110 bool "Altera SOCFPGA SoCDK (Cyclone V)"
111 select TARGET_SOCFPGA_CYCLONE5
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900112
Marek Vasutb06dad22018-02-24 23:34:00 +0100113config TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
114 bool "Devboards DBM-SoC1 (Cyclone V)"
115 select TARGET_SOCFPGA_CYCLONE5
116
Marek Vasut567356a2015-11-23 17:06:27 +0100117config TARGET_SOCFPGA_EBV_SOCRATES
118 bool "EBV SoCrates (Cyclone V)"
119 select TARGET_SOCFPGA_CYCLONE5
120
Pavel Machek9802e872016-06-07 12:37:23 +0200121config TARGET_SOCFPGA_IS1
122 bool "IS1 (Cyclone V)"
123 select TARGET_SOCFPGA_CYCLONE5
124
Marek Vasut13da18c2019-06-27 00:19:31 +0200125config TARGET_SOCFPGA_SOFTING_VINING_FPGA
126 bool "Softing VIN|ING FPGA (Cyclone V)"
Tom Rini22d567e2017-01-22 19:43:11 -0500127 select BOARD_LATE_INIT
Marek Vasutba2ade92015-12-01 18:09:52 +0100128 select TARGET_SOCFPGA_CYCLONE5
129
Marek Vasut2e717ec2016-06-08 02:57:05 +0200130config TARGET_SOCFPGA_SR1500
131 bool "SR1500 (Cyclone V)"
132 select TARGET_SOCFPGA_CYCLONE5
133
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800134config TARGET_SOCFPGA_STRATIX10_SOCDK
135 bool "Intel SOCFPGA SoCDK (Stratix 10)"
136 select TARGET_SOCFPGA_STRATIX10
137
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500138config TARGET_SOCFPGA_TERASIC_DE0_NANO
139 bool "Terasic DE0-Nano-Atlas (Cyclone V)"
140 select TARGET_SOCFPGA_CYCLONE5
141
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700142config TARGET_SOCFPGA_TERASIC_DE10_NANO
143 bool "Terasic DE10-Nano (Cyclone V)"
144 select TARGET_SOCFPGA_CYCLONE5
145
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100146config TARGET_SOCFPGA_TERASIC_DE1_SOC
147 bool "Terasic DE1-SoC (Cyclone V)"
148 select TARGET_SOCFPGA_CYCLONE5
149
Marek Vasutb415bad2015-06-21 17:28:53 +0200150config TARGET_SOCFPGA_TERASIC_SOCKIT
151 bool "Terasic SoCkit (Cyclone V)"
152 select TARGET_SOCFPGA_CYCLONE5
153
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900154endchoice
155
156config SYS_BOARD
Ley Foon Tan461d2982019-11-27 15:55:32 +0800157 default "agilex-socdk" if TARGET_SOCFPGA_AGILEX_SOCDK
Marek Vasut3f4c5612015-08-10 21:24:53 +0200158 default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800159 default "arria10-socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasut3f4c5612015-08-10 21:24:53 +0200160 default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasutb06dad22018-02-24 23:34:00 +0100161 default "dbm-soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500162 default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100163 default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700164 default "de10-nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek9802e872016-06-07 12:37:23 +0200165 default "is1" if TARGET_SOCFPGA_IS1
Wolfgang Grandegger7789aab22019-05-12 19:25:18 +0200166 default "mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
Holger Brunckddef8892020-02-19 19:55:14 +0100167 default "secu1" if TARGET_SOCFPGA_ARRIA5_SECU1
Marek Vasutb415bad2015-06-21 17:28:53 +0200168 default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut567356a2015-11-23 17:06:27 +0100169 default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roesebf5ed2e2015-11-18 11:06:09 +0100170 default "sr1500" if TARGET_SOCFPGA_SR1500
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800171 default "stratix10-socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut13da18c2019-06-27 00:19:31 +0200172 default "vining_fpga" if TARGET_SOCFPGA_SOFTING_VINING_FPGA
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900173
174config SYS_VENDOR
Ley Foon Tan461d2982019-11-27 15:55:32 +0800175 default "intel" if TARGET_SOCFPGA_AGILEX_SOCDK
Marek Vasut822e7952015-08-02 21:57:57 +0200176 default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800177 default "altera" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasut822e7952015-08-02 21:57:57 +0200178 default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800179 default "altera" if TARGET_SOCFPGA_STRATIX10_SOCDK
Wolfgang Grandegger7789aab22019-05-12 19:25:18 +0200180 default "aries" if TARGET_SOCFPGA_ARIES_MCVEVK
Marek Vasutb06dad22018-02-24 23:34:00 +0100181 default "devboards" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Marek Vasut567356a2015-11-23 17:06:27 +0100182 default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
Holger Brunckddef8892020-02-19 19:55:14 +0100183 default "keymile" if TARGET_SOCFPGA_ARRIA5_SECU1
Marek Vasut13da18c2019-06-27 00:19:31 +0200184 default "softing" if TARGET_SOCFPGA_SOFTING_VINING_FPGA
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500185 default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100186 default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700187 default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Marek Vasutb415bad2015-06-21 17:28:53 +0200188 default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900189
190config SYS_SOC
191 default "socfpga"
192
193config SYS_CONFIG_NAME
Ley Foon Tan461d2982019-11-27 15:55:32 +0800194 default "socfpga_agilex_socdk" if TARGET_SOCFPGA_AGILEX_SOCDK
Holger Brunckddef8892020-02-19 19:55:14 +0100195 default "socfpga_arria5_secu1" if TARGET_SOCFPGA_ARRIA5_SECU1
Dinh Nguyen16f6ffd2015-09-22 17:01:32 -0500196 default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800197 default "socfpga_arria10_socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Dinh Nguyen16f6ffd2015-09-22 17:01:32 -0500198 default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasutb06dad22018-02-24 23:34:00 +0100199 default "socfpga_dbm_soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500200 default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100201 default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700202 default "socfpga_de10_nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek9802e872016-06-07 12:37:23 +0200203 default "socfpga_is1" if TARGET_SOCFPGA_IS1
Wolfgang Grandegger7789aab22019-05-12 19:25:18 +0200204 default "socfpga_mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
Marek Vasutb415bad2015-06-21 17:28:53 +0200205 default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut567356a2015-11-23 17:06:27 +0100206 default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roesebf5ed2e2015-11-18 11:06:09 +0100207 default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
Ley Foon Tan9c407b52018-05-24 00:17:32 +0800208 default "socfpga_stratix10_socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut13da18c2019-06-27 00:19:31 +0200209 default "socfpga_vining_fpga" if TARGET_SOCFPGA_SOFTING_VINING_FPGA
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900210
Holger Brunckddef8892020-02-19 19:55:14 +0100211source "board/keymile/Kconfig"
212
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900213endif