blob: 58a56bc1bd8ffdb2b1f6336b40712827e6b7cc64 [file] [log] [blame]
Michal Simek090a2d72018-03-27 10:36:39 +02001// SPDX-License-Identifier: GPL-2.0+
Michal Simek54b896f2015-10-30 15:39:18 +01002/*
3 * dts file for Xilinx ZynqMP
4 *
Michal Simek821e32a2021-05-31 09:50:01 +02005 * (C) Copyright 2014 - 2021, Xilinx, Inc.
Michal Simek54b896f2015-10-30 15:39:18 +01006 *
Michal Simeka8c94362023-07-10 14:35:49 +02007 * Michal Simek <michal.simek@amd.com>
Michal Simek54b896f2015-10-30 15:39:18 +01008 *
Michal Simek090a2d72018-03-27 10:36:39 +02009 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
Michal Simek54b896f2015-10-30 15:39:18 +010013 */
Michal Simek0c365702016-12-16 13:12:48 +010014
Michal Simek958c0e92020-11-26 14:25:02 +010015#include <dt-bindings/dma/xlnx-zynqmp-dpdma.h>
Piyush Mehta949e7952022-05-11 11:52:45 +020016#include <dt-bindings/gpio/gpio.h>
Michal Simek86eb8952023-09-22 12:35:30 +020017#include <dt-bindings/interrupt-controller/arm-gic.h>
18#include <dt-bindings/interrupt-controller/irq.h>
Michal Simek7c001dc2019-10-14 15:56:31 +020019#include <dt-bindings/power/xlnx-zynqmp-power.h>
Michal Simeka898c332019-10-14 15:55:53 +020020#include <dt-bindings/reset/xlnx-zynqmp-resets.h>
21
Michal Simek54b896f2015-10-30 15:39:18 +010022/ {
23 compatible = "xlnx,zynqmp";
24 #address-cells = <2>;
Michal Simekd171c752016-04-07 15:07:38 +020025 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +010026
Michal Simekc9ac4dd2023-08-03 14:51:53 +020027 options {
28 u-boot {
29 compatible = "u-boot,config";
30 bootscr-address = /bits/ 64 <0x20000000>;
31 };
32 };
33
Michal Simek54b896f2015-10-30 15:39:18 +010034 cpus {
35 #address-cells = <1>;
36 #size-cells = <0>;
37
Michal Simek28663032017-02-06 10:09:53 +010038 cpu0: cpu@0 {
Rob Herringff9eb352019-01-14 11:45:33 -060039 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010040 device_type = "cpu";
41 enable-method = "psci";
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053042 operating-points-v2 = <&cpu_opp_table>;
Michal Simek54b896f2015-10-30 15:39:18 +010043 reg = <0x0>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020044 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020045 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010046 };
47
Michal Simek28663032017-02-06 10:09:53 +010048 cpu1: cpu@1 {
Rob Herringff9eb352019-01-14 11:45:33 -060049 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010050 device_type = "cpu";
51 enable-method = "psci";
52 reg = <0x1>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053053 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020054 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020055 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010056 };
57
Michal Simek28663032017-02-06 10:09:53 +010058 cpu2: cpu@2 {
Rob Herringff9eb352019-01-14 11:45:33 -060059 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010060 device_type = "cpu";
61 enable-method = "psci";
62 reg = <0x2>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053063 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020064 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020065 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010066 };
67
Michal Simek28663032017-02-06 10:09:53 +010068 cpu3: cpu@3 {
Rob Herringff9eb352019-01-14 11:45:33 -060069 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010070 device_type = "cpu";
71 enable-method = "psci";
72 reg = <0x3>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053073 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020074 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020075 next-level-cache = <&L2>;
76 };
77
78 L2: l2-cache {
79 compatible = "cache";
80 cache-level = <2>;
81 cache-unified;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020082 };
83
84 idle-states {
Amit Kucheriaefa69732018-08-23 14:23:29 +053085 entry-method = "psci";
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020086
87 CPU_SLEEP_0: cpu-sleep-0 {
88 compatible = "arm,idle-state";
89 arm,psci-suspend-param = <0x40000000>;
90 local-timer-stop;
91 entry-latency-us = <300>;
92 exit-latency-us = <600>;
Jolly Shah5a5d5b32017-06-14 15:03:52 -070093 min-residency-us = <10000>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020094 };
Michal Simek54b896f2015-10-30 15:39:18 +010095 };
96 };
97
Michal Simek330ea2d2022-05-11 11:52:47 +020098 cpu_opp_table: opp-table-cpu {
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053099 compatible = "operating-points-v2";
100 opp-shared;
101 opp00 {
102 opp-hz = /bits/ 64 <1199999988>;
103 opp-microvolt = <1000000>;
104 clock-latency-ns = <500000>;
105 };
106 opp01 {
107 opp-hz = /bits/ 64 <599999994>;
108 opp-microvolt = <1000000>;
109 clock-latency-ns = <500000>;
110 };
111 opp02 {
112 opp-hz = /bits/ 64 <399999996>;
113 opp-microvolt = <1000000>;
114 clock-latency-ns = <500000>;
115 };
116 opp03 {
117 opp-hz = /bits/ 64 <299999997>;
118 opp-microvolt = <1000000>;
119 clock-latency-ns = <500000>;
120 };
121 };
122
Tanmay Shah6cec96a2023-09-22 12:35:31 +0200123 reserved-memory {
124 #address-cells = <2>;
125 #size-cells = <2>;
126 ranges;
127
128 rproc_0_fw_image: memory@3ed00000 {
129 no-map;
130 reg = <0x0 0x3ed00000 0x0 0x40000>;
131 };
132
133 rproc_1_fw_image: memory@3ef00000 {
134 no-map;
135 reg = <0x0 0x3ef00000 0x0 0x40000>;
136 };
137 };
138
Michal Simekc8288e32023-09-27 11:57:48 +0200139 zynqmp_ipi: zynqmp-ipi {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700140 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100141 compatible = "xlnx,zynqmp-ipi-mailbox";
142 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200143 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100144 xlnx,ipi-id = <0>;
145 #address-cells = <2>;
146 #size-cells = <2>;
147 ranges;
148
Michal Simek366111e2023-07-10 14:37:38 +0200149 ipi_mailbox_pmu1: mailbox@ff9905c0 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700150 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100151 reg = <0x0 0xff9905c0 0x0 0x20>,
152 <0x0 0xff9905e0 0x0 0x20>,
153 <0x0 0xff990e80 0x0 0x20>,
154 <0x0 0xff990ea0 0x0 0x20>;
Michal Simek26cbd922020-09-29 13:43:22 +0200155 reg-names = "local_request_region",
156 "local_response_region",
157 "remote_request_region",
158 "remote_response_region";
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100159 #mbox-cells = <1>;
160 xlnx,ipi-id = <4>;
161 };
162 };
163
Michal Simekde29d542016-09-09 08:46:39 +0200164 dcc: dcc {
165 compatible = "arm,dcc";
166 status = "disabled";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700167 bootph-all;
Michal Simekde29d542016-09-09 08:46:39 +0200168 };
169
Michal Simek54b896f2015-10-30 15:39:18 +0100170 pmu {
171 compatible = "arm,armv8-pmuv3";
Michal Simek86e6eee2016-04-07 15:28:33 +0200172 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200173 interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>,
174 <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
175 <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
176 <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
Radhey Shyam Pandeybf388882023-07-10 14:37:39 +0200177 interrupt-affinity = <&cpu0>,
178 <&cpu1>,
179 <&cpu2>,
180 <&cpu3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100181 };
182
183 psci {
184 compatible = "arm,psci-0.2";
185 method = "smc";
186 };
187
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100188 firmware {
Ilias Apalodimas8c930902023-02-16 15:39:20 +0200189 optee: optee {
190 compatible = "linaro,optee-tz";
191 method = "smc";
192 };
193
Michal Simekebddf492019-10-14 15:42:03 +0200194 zynqmp_firmware: zynqmp-firmware {
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100195 compatible = "xlnx,zynqmp-firmware";
Michal Simek26cbd922020-09-29 13:43:22 +0200196 #power-domain-cells = <1>;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100197 method = "smc";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700198 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100199
200 zynqmp_power: zynqmp-power {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700201 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100202 compatible = "xlnx,zynqmp-power";
203 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200204 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100205 mboxes = <&ipi_mailbox_pmu1 0>, <&ipi_mailbox_pmu1 1>;
206 mbox-names = "tx", "rx";
207 };
Michal Simeka898c332019-10-14 15:55:53 +0200208
Michal Simekc8288e32023-09-27 11:57:48 +0200209 nvmem-firmware {
Michal Simek958c0e92020-11-26 14:25:02 +0100210 compatible = "xlnx,zynqmp-nvmem-fw";
211 #address-cells = <1>;
212 #size-cells = <1>;
213
Michal Simekc8288e32023-09-27 11:57:48 +0200214 soc_revision: soc-revision@0 {
Michal Simek958c0e92020-11-26 14:25:02 +0100215 reg = <0x0 0x4>;
216 };
Michal Simek54de8922023-11-01 13:06:15 +0100217 /* efuse access */
218 efuse_dna: efuse-dna@c {
219 reg = <0xc 0xc>;
220 };
221 efuse_usr0: efuse-usr0@20 {
222 reg = <0x20 0x4>;
223 };
224 efuse_usr1: efuse-usr1@24 {
225 reg = <0x24 0x4>;
226 };
227 efuse_usr2: efuse-usr2@28 {
228 reg = <0x28 0x4>;
229 };
230 efuse_usr3: efuse-usr3@2c {
231 reg = <0x2c 0x4>;
232 };
233 efuse_usr4: efuse-usr4@30 {
234 reg = <0x30 0x4>;
235 };
236 efuse_usr5: efuse-usr5@34 {
237 reg = <0x34 0x4>;
238 };
239 efuse_usr6: efuse-usr6@38 {
240 reg = <0x38 0x4>;
241 };
242 efuse_usr7: efuse-usr7@3c {
243 reg = <0x3c 0x4>;
244 };
245 efuse_miscusr: efuse-miscusr@40 {
246 reg = <0x40 0x4>;
247 };
248 efuse_chash: efuse-chash@50 {
249 reg = <0x50 0x4>;
250 };
251 efuse_pufmisc: efuse-pufmisc@54 {
252 reg = <0x54 0x4>;
253 };
254 efuse_sec: efuse-sec@58 {
255 reg = <0x58 0x4>;
256 };
257 efuse_spkid: efuse-spkid@5c {
258 reg = <0x5c 0x4>;
259 };
260 efuse_ppk0hash: efuse-ppk0hash@a0 {
261 reg = <0xa0 0x30>;
262 };
263 efuse_ppk1hash: efuse-ppk1hash@d0 {
264 reg = <0xd0 0x30>;
265 };
Michal Simek958c0e92020-11-26 14:25:02 +0100266 };
267
Michal Simek26cbd922020-09-29 13:43:22 +0200268 zynqmp_pcap: pcap {
269 compatible = "xlnx,zynqmp-pcap-fpga";
Michal Simek26cbd922020-09-29 13:43:22 +0200270 };
271
Michal Simeka898c332019-10-14 15:55:53 +0200272 zynqmp_reset: reset-controller {
273 compatible = "xlnx,zynqmp-reset";
274 #reset-cells = <1>;
275 };
Michal Simekaa8206e2020-02-18 13:04:06 +0100276
277 pinctrl0: pinctrl {
278 compatible = "xlnx,zynqmp-pinctrl";
279 status = "disabled";
280 };
Piyush Mehta949e7952022-05-11 11:52:45 +0200281
282 modepin_gpio: gpio {
283 compatible = "xlnx,zynqmp-gpio-modepin";
284 gpio-controller;
285 #gpio-cells = <2>;
286 };
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100287 };
Michal Simek54b896f2015-10-30 15:39:18 +0100288 };
289
290 timer {
291 compatible = "arm,armv8-timer";
292 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200293 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
294 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
295 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
296 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Michal Simek54b896f2015-10-30 15:39:18 +0100297 };
298
Naga Sureshkumar Relli1931f212016-06-20 15:48:30 +0530299 edac {
300 compatible = "arm,cortex-a53-edac";
301 };
302
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530303 fpga_full: fpga-full {
304 compatible = "fpga-region";
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200305 fpga-mgr = <&zynqmp_pcap>;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530306 #address-cells = <2>;
307 #size-cells = <2>;
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200308 ranges;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530309 };
310
Tanmay Shah6cec96a2023-09-22 12:35:31 +0200311 remoteproc {
312 compatible = "xlnx,zynqmp-r5fss";
313 xlnx,cluster-mode = <1>;
314
315 r5f-0 {
316 compatible = "xlnx,zynqmp-r5f";
317 power-domains = <&zynqmp_firmware PD_RPU_0>;
318 memory-region = <&rproc_0_fw_image>;
319 };
320
321 r5f-1 {
322 compatible = "xlnx,zynqmp-r5f";
323 power-domains = <&zynqmp_firmware PD_RPU_1>;
324 memory-region = <&rproc_1_fw_image>;
325 };
326 };
327
Michal Simek26cbd922020-09-29 13:43:22 +0200328 amba: axi {
Michal Simek54b896f2015-10-30 15:39:18 +0100329 compatible = "simple-bus";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700330 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100331 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100332 #size-cells = <2>;
333 ranges;
Michal Simek54b896f2015-10-30 15:39:18 +0100334
335 can0: can@ff060000 {
336 compatible = "xlnx,zynq-can-1.0";
337 status = "disabled";
338 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100339 reg = <0x0 0xff060000 0x0 0x1000>;
Michal Simek86eb8952023-09-22 12:35:30 +0200340 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100341 interrupt-parent = <&gic>;
342 tx-fifo-depth = <0x40>;
343 rx-fifo-depth = <0x40>;
Srinivas Neeli047c3502023-09-11 16:10:49 +0200344 resets = <&zynqmp_reset ZYNQMP_RESET_CAN0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200345 power-domains = <&zynqmp_firmware PD_CAN_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100346 };
347
348 can1: can@ff070000 {
349 compatible = "xlnx,zynq-can-1.0";
350 status = "disabled";
351 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100352 reg = <0x0 0xff070000 0x0 0x1000>;
Michal Simek86eb8952023-09-22 12:35:30 +0200353 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100354 interrupt-parent = <&gic>;
355 tx-fifo-depth = <0x40>;
356 rx-fifo-depth = <0x40>;
Srinivas Neeli047c3502023-09-11 16:10:49 +0200357 resets = <&zynqmp_reset ZYNQMP_RESET_CAN1>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200358 power-domains = <&zynqmp_firmware PD_CAN_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100359 };
360
Michal Simekb197dd42015-11-26 11:21:25 +0100361 cci: cci@fd6e0000 {
362 compatible = "arm,cci-400";
Michal Simek79db3c62020-05-11 10:14:34 +0200363 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100364 reg = <0x0 0xfd6e0000 0x0 0x9000>;
Michal Simekb197dd42015-11-26 11:21:25 +0100365 ranges = <0x0 0x0 0xfd6e0000 0x10000>;
366 #address-cells = <1>;
367 #size-cells = <1>;
368
369 pmu@9000 {
370 compatible = "arm,cci-400-pmu,r1";
371 reg = <0x9000 0x5000>;
372 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200373 interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
374 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
375 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
376 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
377 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb197dd42015-11-26 11:21:25 +0100378 };
379 };
380
Michal Simek54b896f2015-10-30 15:39:18 +0100381 /* GDMA */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100382 fpd_dma_chan1: dma-controller@fd500000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100383 status = "disabled";
384 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100385 reg = <0x0 0xfd500000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100386 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200387 interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530388 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100389 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100390 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100391 /* iommus = <&smmu 0x14e8>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200392 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100393 };
394
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100395 fpd_dma_chan2: dma-controller@fd510000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100396 status = "disabled";
397 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100398 reg = <0x0 0xfd510000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100399 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200400 interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530401 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100402 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100403 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100404 /* iommus = <&smmu 0x14e9>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200405 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100406 };
407
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100408 fpd_dma_chan3: dma-controller@fd520000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100409 status = "disabled";
410 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100411 reg = <0x0 0xfd520000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100412 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200413 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530414 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100415 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100416 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100417 /* iommus = <&smmu 0x14ea>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200418 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100419 };
420
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100421 fpd_dma_chan4: dma-controller@fd530000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100422 status = "disabled";
423 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100424 reg = <0x0 0xfd530000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100425 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200426 interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530427 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100428 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100429 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100430 /* iommus = <&smmu 0x14eb>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200431 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100432 };
433
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100434 fpd_dma_chan5: dma-controller@fd540000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100435 status = "disabled";
436 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100437 reg = <0x0 0xfd540000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100438 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200439 interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530440 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100441 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100442 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100443 /* iommus = <&smmu 0x14ec>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200444 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100445 };
446
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100447 fpd_dma_chan6: dma-controller@fd550000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100448 status = "disabled";
449 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100450 reg = <0x0 0xfd550000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100451 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200452 interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530453 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100454 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100455 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100456 /* iommus = <&smmu 0x14ed>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200457 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100458 };
459
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100460 fpd_dma_chan7: dma-controller@fd560000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100461 status = "disabled";
462 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100463 reg = <0x0 0xfd560000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100464 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200465 interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530466 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100467 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100468 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100469 /* iommus = <&smmu 0x14ee>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200470 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100471 };
472
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100473 fpd_dma_chan8: dma-controller@fd570000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100474 status = "disabled";
475 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100476 reg = <0x0 0xfd570000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100477 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200478 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530479 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100480 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100481 xlnx,bus-width = <128>;
Michal Simekb075d472023-11-01 09:01:03 +0100482 /* iommus = <&smmu 0x14ef>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200483 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100484 };
485
Michal Simek26cbd922020-09-29 13:43:22 +0200486 gic: interrupt-controller@f9010000 {
487 compatible = "arm,gic-400";
488 #interrupt-cells = <3>;
489 reg = <0x0 0xf9010000 0x0 0x10000>,
490 <0x0 0xf9020000 0x0 0x20000>,
491 <0x0 0xf9040000 0x0 0x20000>,
492 <0x0 0xf9060000 0x0 0x20000>;
493 interrupt-controller;
494 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200495 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Michal Simek26cbd922020-09-29 13:43:22 +0200496 };
497
Michal Simek54b896f2015-10-30 15:39:18 +0100498 gpu: gpu@fd4b0000 {
499 status = "disabled";
Parth Gajjara281ad02023-07-10 14:37:29 +0200500 compatible = "xlnx,zynqmp-mali", "arm,mali-400";
Hyun Kwon991faf72017-08-21 18:54:29 -0700501 reg = <0x0 0xfd4b0000 0x0 0x10000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100502 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200503 interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
504 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
505 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
506 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
507 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
508 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
Parth Gajjara281ad02023-07-10 14:37:29 +0200509 interrupt-names = "gp", "gpmmu", "pp0", "ppmmu0", "pp1", "ppmmu1";
510 clock-names = "bus", "core";
Michal Simek7c001dc2019-10-14 15:56:31 +0200511 power-domains = <&zynqmp_firmware PD_GPU>;
Michal Simek54b896f2015-10-30 15:39:18 +0100512 };
513
Kedareswara rao Appanaae9342f2016-09-09 12:36:01 +0530514 /* LPDDMA default allows only secured access. inorder to enable
515 * These dma channels, Users should ensure that these dma
516 * Channels are allowed for non secure access.
517 */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100518 lpd_dma_chan1: dma-controller@ffa80000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100519 status = "disabled";
520 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100521 reg = <0x0 0xffa80000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100522 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200523 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100524 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100525 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100526 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100527 /* iommus = <&smmu 0x868>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200528 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100529 };
530
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100531 lpd_dma_chan2: dma-controller@ffa90000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100532 status = "disabled";
533 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100534 reg = <0x0 0xffa90000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100535 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200536 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100537 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100538 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100539 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100540 /* iommus = <&smmu 0x869>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200541 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100542 };
543
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100544 lpd_dma_chan3: dma-controller@ffaa0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100545 status = "disabled";
546 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100547 reg = <0x0 0xffaa0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100548 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200549 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100550 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100551 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100552 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100553 /* iommus = <&smmu 0x86a>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200554 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100555 };
556
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100557 lpd_dma_chan4: dma-controller@ffab0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100558 status = "disabled";
559 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100560 reg = <0x0 0xffab0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100561 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200562 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100563 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100564 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100565 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100566 /* iommus = <&smmu 0x86b>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200567 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100568 };
569
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100570 lpd_dma_chan5: dma-controller@ffac0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100571 status = "disabled";
572 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100573 reg = <0x0 0xffac0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100574 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200575 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100576 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100577 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100578 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100579 /* iommus = <&smmu 0x86c>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200580 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100581 };
582
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100583 lpd_dma_chan6: dma-controller@ffad0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100584 status = "disabled";
585 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100586 reg = <0x0 0xffad0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100587 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200588 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100589 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100590 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100591 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100592 /* iommus = <&smmu 0x86d>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200593 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100594 };
595
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100596 lpd_dma_chan7: dma-controller@ffae0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100597 status = "disabled";
598 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100599 reg = <0x0 0xffae0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100600 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200601 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100602 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100603 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100604 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100605 /* iommus = <&smmu 0x86e>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200606 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100607 };
608
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100609 lpd_dma_chan8: dma-controller@ffaf0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100610 status = "disabled";
611 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100612 reg = <0x0 0xffaf0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100613 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200614 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek91ab8252018-01-17 16:32:33 +0100615 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100616 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100617 xlnx,bus-width = <64>;
Michal Simekb075d472023-11-01 09:01:03 +0100618 /* iommus = <&smmu 0x86f>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200619 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100620 };
621
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530622 mc: memory-controller@fd070000 {
623 compatible = "xlnx,zynqmp-ddrc-2.40a";
Michal Simek72b562a2016-02-11 07:19:06 +0100624 reg = <0x0 0xfd070000 0x0 0x30000>;
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530625 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200626 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530627 };
628
Michal Simek958c0e92020-11-26 14:25:02 +0100629 nand0: nand-controller@ff100000 {
630 compatible = "xlnx,zynqmp-nand-controller", "arasan,nfc-v3p10";
Michal Simek54b896f2015-10-30 15:39:18 +0100631 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100632 reg = <0x0 0xff100000 0x0 0x1000>;
Amit Kumar Mahapatrac0504ca2021-02-23 13:47:20 -0700633 clock-names = "controller", "bus";
Michal Simek54b896f2015-10-30 15:39:18 +0100634 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200635 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
Naga Sureshkumar Rellie007a352017-01-23 16:20:37 +0530636 #address-cells = <1>;
637 #size-cells = <0>;
Michal Simekb075d472023-11-01 09:01:03 +0100638 /* iommus = <&smmu 0x872>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200639 power-domains = <&zynqmp_firmware PD_NAND>;
Michal Simek54b896f2015-10-30 15:39:18 +0100640 };
641
642 gem0: ethernet@ff0b0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100643 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100644 status = "disabled";
645 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200646 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
647 <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100648 reg = <0x0 0xff0b0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100649 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simekb075d472023-11-01 09:01:03 +0100650 /* iommus = <&smmu 0x874>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200651 power-domains = <&zynqmp_firmware PD_ETH_0>;
Michal Simek676c2af2021-11-18 13:42:27 +0100652 resets = <&zynqmp_reset ZYNQMP_RESET_GEM0>;
Michal Simek7159a442022-12-09 13:56:38 +0100653 reset-names = "gem0_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100654 };
655
656 gem1: ethernet@ff0c0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100657 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100658 status = "disabled";
659 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200660 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
661 <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100662 reg = <0x0 0xff0c0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100663 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simekb075d472023-11-01 09:01:03 +0100664 /* iommus = <&smmu 0x875>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200665 power-domains = <&zynqmp_firmware PD_ETH_1>;
Michal Simek676c2af2021-11-18 13:42:27 +0100666 resets = <&zynqmp_reset ZYNQMP_RESET_GEM1>;
Michal Simek7159a442022-12-09 13:56:38 +0100667 reset-names = "gem1_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100668 };
669
670 gem2: ethernet@ff0d0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100671 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100672 status = "disabled";
673 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200674 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
675 <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100676 reg = <0x0 0xff0d0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100677 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simekb075d472023-11-01 09:01:03 +0100678 /* iommus = <&smmu 0x876>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200679 power-domains = <&zynqmp_firmware PD_ETH_2>;
Michal Simek676c2af2021-11-18 13:42:27 +0100680 resets = <&zynqmp_reset ZYNQMP_RESET_GEM2>;
Michal Simek7159a442022-12-09 13:56:38 +0100681 reset-names = "gem2_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100682 };
683
684 gem3: ethernet@ff0e0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100685 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100686 status = "disabled";
687 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200688 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>,
689 <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100690 reg = <0x0 0xff0e0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100691 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simekb075d472023-11-01 09:01:03 +0100692 /* iommus = <&smmu 0x877>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200693 power-domains = <&zynqmp_firmware PD_ETH_3>;
Michal Simek676c2af2021-11-18 13:42:27 +0100694 resets = <&zynqmp_reset ZYNQMP_RESET_GEM3>;
Michal Simek7159a442022-12-09 13:56:38 +0100695 reset-names = "gem3_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100696 };
697
698 gpio: gpio@ff0a0000 {
699 compatible = "xlnx,zynqmp-gpio-1.0";
700 status = "disabled";
701 #gpio-cells = <0x2>;
Michal Simek3d5f0f62020-01-09 13:10:59 +0100702 gpio-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100703 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200704 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek7e2df452016-10-20 10:26:13 +0200705 interrupt-controller;
706 #interrupt-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100707 reg = <0x0 0xff0a0000 0x0 0x1000>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200708 power-domains = <&zynqmp_firmware PD_GPIO>;
Michal Simek54b896f2015-10-30 15:39:18 +0100709 };
710
711 i2c0: i2c@ff020000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200712 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100713 status = "disabled";
714 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200715 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200716 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100717 reg = <0x0 0xff020000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100718 #address-cells = <1>;
719 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200720 power-domains = <&zynqmp_firmware PD_I2C_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100721 };
722
723 i2c1: i2c@ff030000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200724 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100725 status = "disabled";
726 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200727 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200728 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100729 reg = <0x0 0xff030000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100730 #address-cells = <1>;
731 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200732 power-domains = <&zynqmp_firmware PD_I2C_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100733 };
734
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530735 ocm: memory-controller@ff960000 {
736 compatible = "xlnx,zynqmp-ocmc-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100737 reg = <0x0 0xff960000 0x0 0x1000>;
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530738 interrupt-parent = <&gic>;
739 interrupts = <0 10 4>;
740 };
741
Michal Simek54b896f2015-10-30 15:39:18 +0100742 pcie: pcie@fd0e0000 {
743 compatible = "xlnx,nwl-pcie-2.11";
744 status = "disabled";
745 #address-cells = <3>;
746 #size-cells = <2>;
747 #interrupt-cells = <1>;
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530748 msi-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100749 device_type = "pci";
750 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200751 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
752 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
753 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
754 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, /* MSI_1 [63...32] */
755 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; /* MSI_0 [31...0] */
Michal Simek91ab8252018-01-17 16:32:33 +0100756 interrupt-names = "misc", "dummy", "intx",
757 "msi1", "msi0";
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530758 msi-parent = <&pcie>;
Michal Simek72b562a2016-02-11 07:19:06 +0100759 reg = <0x0 0xfd0e0000 0x0 0x1000>,
760 <0x0 0xfd480000 0x0 0x1000>,
Thippeswamy Havalige0146f8b2023-09-11 16:10:50 +0200761 <0x80 0x00000000 0x0 0x10000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100762 reg-names = "breg", "pcireg", "cfg";
Michal Simek26cbd922020-09-29 13:43:22 +0200763 ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000>,/* non-prefetchable memory */
764 <0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
Rob Herring1559f562017-03-21 21:03:13 -0500765 bus-range = <0x00 0xff>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530766 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
767 interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
768 <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
769 <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
770 <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
Michal Simekb075d472023-11-01 09:01:03 +0100771 /* iommus = <&smmu 0x4d0>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200772 power-domains = <&zynqmp_firmware PD_PCIE>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530773 pcie_intc: legacy-interrupt-controller {
774 interrupt-controller;
775 #address-cells = <0>;
776 #interrupt-cells = <1>;
777 };
Michal Simek54b896f2015-10-30 15:39:18 +0100778 };
779
780 qspi: spi@ff0f0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700781 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100782 compatible = "xlnx,zynqmp-qspi-1.0";
783 status = "disabled";
784 clock-names = "ref_clk", "pclk";
Michal Simek86eb8952023-09-22 12:35:30 +0200785 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100786 interrupt-parent = <&gic>;
787 num-cs = <1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100788 reg = <0x0 0xff0f0000 0x0 0x1000>,
789 <0x0 0xc0000000 0x0 0x8000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100790 #address-cells = <1>;
791 #size-cells = <0>;
Michal Simekb075d472023-11-01 09:01:03 +0100792 /* iommus = <&smmu 0x873>; */
Michal Simek7c001dc2019-10-14 15:56:31 +0200793 power-domains = <&zynqmp_firmware PD_QSPI>;
Michal Simek54b896f2015-10-30 15:39:18 +0100794 };
795
Michal Simek958c0e92020-11-26 14:25:02 +0100796 psgtr: phy@fd400000 {
797 compatible = "xlnx,zynqmp-psgtr-v1.1";
798 status = "disabled";
799 reg = <0x0 0xfd400000 0x0 0x40000>,
800 <0x0 0xfd3d0000 0x0 0x1000>;
801 reg-names = "serdes", "siou";
802 #phy-cells = <4>;
803 };
804
Michal Simek54b896f2015-10-30 15:39:18 +0100805 rtc: rtc@ffa60000 {
806 compatible = "xlnx,zynqmp-rtc";
807 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100808 reg = <0x0 0xffa60000 0x0 0x100>;
Michal Simek54b896f2015-10-30 15:39:18 +0100809 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200810 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
811 <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100812 interrupt-names = "alarm", "sec";
Srinivas Neeli45b66c42021-03-08 14:05:19 +0530813 calibration = <0x7FFF>;
Michal Simek54b896f2015-10-30 15:39:18 +0100814 };
815
816 sata: ahci@fd0c0000 {
817 compatible = "ceva,ahci-1v84";
818 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100819 reg = <0x0 0xfd0c0000 0x0 0x2000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100820 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200821 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200822 power-domains = <&zynqmp_firmware PD_SATA>;
Michal Simek04fd5412021-05-27 13:49:05 +0200823 resets = <&zynqmp_reset ZYNQMP_RESET_SATA>;
Michal Simekb075d472023-11-01 09:01:03 +0100824 /* iommus = <&smmu 0x4c0>, <&smmu 0x4c1>, <&smmu 0x4c2>, <&smmu 0x4c3>; */
Anurag Kumar Vulisha4e2aaef2017-07-04 20:03:42 +0530825 /* dma-coherent; */
Michal Simek54b896f2015-10-30 15:39:18 +0100826 };
827
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530828 sdhci0: mmc@ff160000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700829 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530830 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100831 status = "disabled";
832 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200833 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100834 reg = <0x0 0xff160000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100835 clock-names = "clk_xin", "clk_ahb";
Michal Simekb075d472023-11-01 09:01:03 +0100836 /* iommus = <&smmu 0x870>; */
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700837 #clock-cells = <1>;
838 clock-output-names = "clk_out_sd0", "clk_in_sd0";
Michal Simek958c0e92020-11-26 14:25:02 +0100839 power-domains = <&zynqmp_firmware PD_SD_0>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100840 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100841 };
842
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530843 sdhci1: mmc@ff170000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700844 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530845 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100846 status = "disabled";
847 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200848 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100849 reg = <0x0 0xff170000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100850 clock-names = "clk_xin", "clk_ahb";
Michal Simekb075d472023-11-01 09:01:03 +0100851 /* iommus = <&smmu 0x871>; */
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700852 #clock-cells = <1>;
853 clock-output-names = "clk_out_sd1", "clk_in_sd1";
Michal Simek958c0e92020-11-26 14:25:02 +0100854 power-domains = <&zynqmp_firmware PD_SD_1>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100855 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100856 };
857
Michal Simek26cbd922020-09-29 13:43:22 +0200858 smmu: iommu@fd800000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100859 compatible = "arm,mmu-500";
Michal Simek72b562a2016-02-11 07:19:06 +0100860 reg = <0x0 0xfd800000 0x0 0x20000>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200861 #iommu-cells = <1>;
Naga Sureshkumar Relli033f87c2017-03-09 20:00:13 +0530862 status = "disabled";
Michal Simek54b896f2015-10-30 15:39:18 +0100863 #global-interrupts = <1>;
864 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200865 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
866 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
867 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
868 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
869 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
870 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
871 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
872 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
873 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
874 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
875 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
876 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
877 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
878 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
879 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
880 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
881 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +0100882 };
883
884 spi0: spi@ff040000 {
885 compatible = "cdns,spi-r1p6";
886 status = "disabled";
887 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200888 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100889 reg = <0x0 0xff040000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100890 clock-names = "ref_clk", "pclk";
891 #address-cells = <1>;
892 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200893 power-domains = <&zynqmp_firmware PD_SPI_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100894 };
895
896 spi1: spi@ff050000 {
897 compatible = "cdns,spi-r1p6";
898 status = "disabled";
899 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200900 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100901 reg = <0x0 0xff050000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100902 clock-names = "ref_clk", "pclk";
903 #address-cells = <1>;
904 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200905 power-domains = <&zynqmp_firmware PD_SPI_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100906 };
907
908 ttc0: timer@ff110000 {
909 compatible = "cdns,ttc";
910 status = "disabled";
911 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200912 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
913 <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
914 <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100915 reg = <0x0 0xff110000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100916 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200917 power-domains = <&zynqmp_firmware PD_TTC_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100918 };
919
920 ttc1: timer@ff120000 {
921 compatible = "cdns,ttc";
922 status = "disabled";
923 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200924 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
925 <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
926 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100927 reg = <0x0 0xff120000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100928 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200929 power-domains = <&zynqmp_firmware PD_TTC_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100930 };
931
932 ttc2: timer@ff130000 {
933 compatible = "cdns,ttc";
934 status = "disabled";
935 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200936 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
937 <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
938 <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100939 reg = <0x0 0xff130000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100940 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200941 power-domains = <&zynqmp_firmware PD_TTC_2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100942 };
943
944 ttc3: timer@ff140000 {
945 compatible = "cdns,ttc";
946 status = "disabled";
947 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200948 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
949 <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
950 <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100951 reg = <0x0 0xff140000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100952 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200953 power-domains = <&zynqmp_firmware PD_TTC_3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100954 };
955
956 uart0: serial@ff000000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700957 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100958 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100959 status = "disabled";
960 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200961 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100962 reg = <0x0 0xff000000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100963 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200964 power-domains = <&zynqmp_firmware PD_UART_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100965 };
966
967 uart1: serial@ff010000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700968 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100969 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100970 status = "disabled";
971 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +0200972 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek72b562a2016-02-11 07:19:06 +0100973 reg = <0x0 0xff010000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100974 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200975 power-domains = <&zynqmp_firmware PD_UART_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100976 };
977
Michal Simek7aa70d52022-12-09 13:56:41 +0100978 usb0: usb@ff9d0000 {
Michal Simek13111a12016-04-07 15:06:07 +0200979 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100980 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100981 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +0200982 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +0530983 reg = <0x0 0xff9d0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +0200984 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200985 power-domains = <&zynqmp_firmware PD_USB_0>;
Michal Simek362082a2021-06-11 08:51:19 +0200986 resets = <&zynqmp_reset ZYNQMP_RESET_USB0_CORERESET>,
987 <&zynqmp_reset ZYNQMP_RESET_USB0_HIBERRESET>,
988 <&zynqmp_reset ZYNQMP_RESET_USB0_APB>;
989 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Piyush Mehta949e7952022-05-11 11:52:45 +0200990 reset-gpios = <&modepin_gpio 1 GPIO_ACTIVE_LOW>;
Michal Simek13111a12016-04-07 15:06:07 +0200991 ranges;
992
Manish Narani690dec02022-01-14 12:43:35 +0100993 dwc3_0: usb@fe200000 {
Michal Simek13111a12016-04-07 15:06:07 +0200994 compatible = "snps,dwc3";
995 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100996 reg = <0x0 0xfe200000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +0200997 interrupt-parent = <&gic>;
Michal Simek362082a2021-06-11 08:51:19 +0200998 interrupt-names = "dwc_usb3", "otg", "hiber";
Michal Simek86eb8952023-09-22 12:35:30 +0200999 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
1000 <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
1001 <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb075d472023-11-01 09:01:03 +01001002 /* iommus = <&smmu 0x860>; */
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +05301003 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +02001004 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +02001005 snps,enable_guctl1_ipd_quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +02001006 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +05301007 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +02001008 };
Michal Simek54b896f2015-10-30 15:39:18 +01001009 };
1010
Michal Simek7aa70d52022-12-09 13:56:41 +01001011 usb1: usb@ff9e0000 {
Michal Simek13111a12016-04-07 15:06:07 +02001012 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +01001013 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +01001014 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +02001015 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +05301016 reg = <0x0 0xff9e0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +02001017 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +02001018 power-domains = <&zynqmp_firmware PD_USB_1>;
Michal Simek362082a2021-06-11 08:51:19 +02001019 resets = <&zynqmp_reset ZYNQMP_RESET_USB1_CORERESET>,
1020 <&zynqmp_reset ZYNQMP_RESET_USB1_HIBERRESET>,
1021 <&zynqmp_reset ZYNQMP_RESET_USB1_APB>;
1022 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Michal Simek13111a12016-04-07 15:06:07 +02001023 ranges;
1024
Manish Narani690dec02022-01-14 12:43:35 +01001025 dwc3_1: usb@fe300000 {
Michal Simek13111a12016-04-07 15:06:07 +02001026 compatible = "snps,dwc3";
1027 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001028 reg = <0x0 0xfe300000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +02001029 interrupt-parent = <&gic>;
Michal Simek362082a2021-06-11 08:51:19 +02001030 interrupt-names = "dwc_usb3", "otg", "hiber";
Michal Simek86eb8952023-09-22 12:35:30 +02001031 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
1032 <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
1033 <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb075d472023-11-01 09:01:03 +01001034 /* iommus = <&smmu 0x861>; */
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +05301035 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +02001036 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +02001037 snps,enable_guctl1_ipd_quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +02001038 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +05301039 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +02001040 };
Michal Simek54b896f2015-10-30 15:39:18 +01001041 };
1042
1043 watchdog0: watchdog@fd4d0000 {
1044 compatible = "cdns,wdt-r1p2";
1045 status = "disabled";
1046 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +02001047 interrupts = <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>;
Michal Simek72b562a2016-02-11 07:19:06 +01001048 reg = <0x0 0xfd4d0000 0x0 0x1000>;
Mounika Grace Akula7db82412018-10-09 20:52:50 +05301049 timeout-sec = <60>;
1050 reset-on-timeout;
Michal Simek54b896f2015-10-30 15:39:18 +01001051 };
1052
Michal Simek7b6280e2018-07-18 09:25:43 +02001053 lpd_watchdog: watchdog@ff150000 {
1054 compatible = "cdns,wdt-r1p2";
1055 status = "disabled";
1056 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +02001057 interrupts = <GIC_SPI 52 IRQ_TYPE_EDGE_RISING>;
Michal Simek7b6280e2018-07-18 09:25:43 +02001058 reg = <0x0 0xff150000 0x0 0x1000>;
1059 timeout-sec = <10>;
1060 };
1061
Michal Simek1bb4be32017-11-02 12:04:43 +01001062 xilinx_ams: ams@ffa50000 {
1063 compatible = "xlnx,zynqmp-ams";
1064 status = "disabled";
1065 interrupt-parent = <&gic>;
Michal Simek86eb8952023-09-22 12:35:30 +02001066 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001067 reg = <0x0 0xffa50000 0x0 0x800>;
Michal Simek22459162022-12-09 13:56:39 +01001068 #address-cells = <1>;
1069 #size-cells = <1>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001070 #io-channel-cells = <1>;
Michal Simek22459162022-12-09 13:56:39 +01001071 ranges = <0 0 0xffa50800 0x800>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001072
Michal Simekcef1e3a2023-07-10 14:37:42 +02001073 ams_ps: ams-ps@0 {
Michal Simek1bb4be32017-11-02 12:04:43 +01001074 compatible = "xlnx,zynqmp-ams-ps";
1075 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +01001076 reg = <0x0 0x400>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001077 };
1078
Michal Simekcef1e3a2023-07-10 14:37:42 +02001079 ams_pl: ams-pl@400 {
Michal Simek1bb4be32017-11-02 12:04:43 +01001080 compatible = "xlnx,zynqmp-ams-pl";
1081 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +01001082 reg = <0x400 0x400>;
Michal Simek1bb4be32017-11-02 12:04:43 +01001083 };
1084 };
1085
Michal Simek958c0e92020-11-26 14:25:02 +01001086 zynqmp_dpdma: dma-controller@fd4c0000 {
1087 compatible = "xlnx,zynqmp-dpdma";
Michal Simek54b896f2015-10-30 15:39:18 +01001088 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001089 reg = <0x0 0xfd4c0000 0x0 0x1000>;
Michal Simek86eb8952023-09-22 12:35:30 +02001090 interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek54b896f2015-10-30 15:39:18 +01001091 interrupt-parent = <&gic>;
1092 clock-names = "axi_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +02001093 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simekb075d472023-11-01 09:01:03 +01001094 /* iommus = <&smmu 0xce4>; */
Michal Simek54b896f2015-10-30 15:39:18 +01001095 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +01001096 };
Michal Simek37674252020-02-18 09:24:08 +01001097
Michal Simek958c0e92020-11-26 14:25:02 +01001098 zynqmp_dpsub: display@fd4a0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -07001099 bootph-all;
Michal Simek37674252020-02-18 09:24:08 +01001100 compatible = "xlnx,zynqmp-dpsub-1.7";
1101 status = "disabled";
1102 reg = <0x0 0xfd4a0000 0x0 0x1000>,
1103 <0x0 0xfd4aa000 0x0 0x1000>,
1104 <0x0 0xfd4ab000 0x0 0x1000>,
1105 <0x0 0xfd4ac000 0x0 0x1000>;
1106 reg-names = "dp", "blend", "av_buf", "aud";
Michal Simek86eb8952023-09-22 12:35:30 +02001107 interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek37674252020-02-18 09:24:08 +01001108 interrupt-parent = <&gic>;
Michal Simekb075d472023-11-01 09:01:03 +01001109 /* iommus = <&smmu 0xce3>; */
Michal Simek37674252020-02-18 09:24:08 +01001110 clock-names = "dp_apb_clk", "dp_aud_clk",
1111 "dp_vtc_pixel_clk_in";
Michal Simek37674252020-02-18 09:24:08 +01001112 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simek958c0e92020-11-26 14:25:02 +01001113 resets = <&zynqmp_reset ZYNQMP_RESET_DP>;
1114 dma-names = "vid0", "vid1", "vid2", "gfx0";
1115 dmas = <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO0>,
1116 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO1>,
1117 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO2>,
1118 <&zynqmp_dpdma ZYNQMP_DPDMA_GRAPHICS>;
Laurent Pincharte0480fd2023-09-22 12:35:39 +02001119
1120 ports {
1121 #address-cells = <1>;
1122 #size-cells = <0>;
1123
1124 port@0 {
1125 reg = <0>;
1126 };
1127 port@1 {
1128 reg = <1>;
1129 };
1130 port@2 {
1131 reg = <2>;
1132 };
1133 port@3 {
1134 reg = <3>;
1135 };
1136 port@4 {
1137 reg = <4>;
1138 };
1139 port@5 {
1140 reg = <5>;
1141 };
1142 };
Michal Simek37674252020-02-18 09:24:08 +01001143 };
Michal Simek54b896f2015-10-30 15:39:18 +01001144 };
1145};