Masahiro Yamada | cc85b7b | 2015-07-26 02:46:26 +0900 | [diff] [blame] | 1 | # |
| 2 | # I2C subsystem configuration |
| 3 | # |
| 4 | |
Simon Glass | 8e85e3c | 2021-07-10 21:14:35 -0600 | [diff] [blame] | 5 | menuconfig I2C |
| 6 | bool "I2C support" |
| 7 | default y |
| 8 | help |
| 9 | Note: |
| 10 | This is a stand-in for an option to enable I2C support. In fact this |
| 11 | simply enables building of the I2C directory for U-Boot. The actual |
| 12 | I2C feature is enabled by DM_I2C (for driver model) and |
| 13 | the #define CONFIG_SYS_I2C_LEGACY (for the legacy I2C stack). |
| 14 | |
| 15 | So at present there is no need to ever disable this option. |
| 16 | |
| 17 | Eventually it will: |
| 18 | |
| 19 | Enable support for the I2C (Inter-Integrated Circuit) bus in U-Boot. |
| 20 | I2C works with a clock and data line which can be driven by a |
| 21 | one or more masters or slaves. It is a fairly complex bus but is |
| 22 | widely used as it only needs two lines for communication. Speeds of |
| 23 | 400kbps are typical but up to 3.4Mbps is supported by some |
| 24 | hardware. Enable this option to build the drivers in drivers/i2c as |
| 25 | part of a U-Boot build. |
| 26 | |
| 27 | if I2C |
Masahiro Yamada | cc85b7b | 2015-07-26 02:46:26 +0900 | [diff] [blame] | 28 | |
Masahiro Yamada | cd5cf8e | 2015-01-13 12:44:35 +0900 | [diff] [blame] | 29 | config DM_I2C |
| 30 | bool "Enable Driver Model for I2C drivers" |
| 31 | depends on DM |
| 32 | help |
Przemyslaw Marczak | e5fa121 | 2015-03-31 18:57:17 +0200 | [diff] [blame] | 33 | Enable driver model for I2C. The I2C uclass interface: probe, read, |
| 34 | write and speed, is implemented with the bus drivers operations, |
| 35 | which provide methods for bus setting and data transfer. Each chip |
Simon Glass | 71fa5b4 | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 36 | device (bus child) info is kept as parent plat. The interface |
Bartosz Golaszewski | 1e4450c | 2019-07-29 08:58:00 +0200 | [diff] [blame] | 37 | is defined in include/i2c.h. |
Simon Glass | e200ee2 | 2015-02-13 12:20:48 -0700 | [diff] [blame] | 38 | |
Igor Opaniuk | 964f232 | 2021-02-09 13:52:43 +0200 | [diff] [blame] | 39 | config SPL_DM_I2C |
| 40 | bool "Enable Driver Model for I2C drivers in SPL" |
| 41 | depends on SPL_DM && DM_I2C |
| 42 | default y |
| 43 | help |
| 44 | Enable driver model for I2C. The I2C uclass interface: probe, read, |
| 45 | write and speed, is implemented with the bus drivers operations, |
| 46 | which provide methods for bus setting and data transfer. Each chip |
| 47 | device (bus child) info is kept as parent platdata. The interface |
| 48 | is defined in include/i2c.h. |
| 49 | |
Tom Rini | 52b2e26 | 2021-08-18 23:12:24 -0400 | [diff] [blame] | 50 | config SYS_I2C_LEGACY |
| 51 | bool "Enable legacy I2C subsystem and drivers" |
| 52 | depends on !DM_I2C |
| 53 | help |
| 54 | Enable the legacy I2C subsystem and drivers. While this is |
| 55 | deprecated in U-Boot itself, this can be useful in some situations |
| 56 | in SPL or TPL. |
| 57 | |
| 58 | config SPL_SYS_I2C_LEGACY |
| 59 | bool "Enable legacy I2C subsystem and drivers in SPL" |
| 60 | depends on SUPPORT_SPL && !SPL_DM_I2C |
| 61 | help |
| 62 | Enable the legacy I2C subsystem and drivers in SPL. This is useful |
| 63 | in some size constrained situations. |
| 64 | |
| 65 | config TPL_SYS_I2C_LEGACY |
| 66 | bool "Enable legacy I2C subsystem and drivers in TPL" |
| 67 | depends on SUPPORT_TPL && !SPL_DM_I2C |
| 68 | help |
| 69 | Enable the legacy I2C subsystem and drivers in TPL. This is useful |
| 70 | in some size constrained situations. |
| 71 | |
Tom Rini | 714482a | 2021-08-18 23:12:25 -0400 | [diff] [blame] | 72 | config SYS_I2C_EARLY_INIT |
| 73 | bool "Enable legacy I2C subsystem early in boot" |
| 74 | depends on BOARD_EARLY_INIT_F && SPL_SYS_I2C_LEGACY && SYS_I2C_MXC |
| 75 | help |
| 76 | Add the function prototype for i2c_early_init_f which is called in |
| 77 | board_early_init_f. |
| 78 | |
Simon Glass | 9ad07af | 2015-08-03 08:19:23 -0600 | [diff] [blame] | 79 | config I2C_CROS_EC_TUNNEL |
| 80 | tristate "Chrome OS EC tunnel I2C bus" |
| 81 | depends on CROS_EC |
| 82 | help |
| 83 | This provides an I2C bus that will tunnel i2c commands through to |
| 84 | the other side of the Chrome OS EC to the I2C bus connected there. |
| 85 | This will work whatever the interface used to talk to the EC (SPI, |
| 86 | I2C or LPC). Some Chromebooks use this when the hardware design |
| 87 | does not allow direct access to the main PMIC from the AP. |
| 88 | |
Simon Glass | eb2cc51 | 2015-08-03 08:19:24 -0600 | [diff] [blame] | 89 | config I2C_CROS_EC_LDO |
| 90 | bool "Provide access to LDOs on the Chrome OS EC" |
| 91 | depends on CROS_EC |
| 92 | ---help--- |
| 93 | On many Chromebooks the main PMIC is inaccessible to the AP. This is |
| 94 | often dealt with by using an I2C pass-through interface provided by |
| 95 | the EC. On some unfortunate models (e.g. Spring) the pass-through |
| 96 | is not available, and an LDO message is available instead. This |
| 97 | option enables a driver which provides very basic access to those |
| 98 | regulators, via the EC. We implement this as an I2C bus which |
| 99 | emulates just the TPS65090 messages we know about. This is done to |
| 100 | avoid duplicating the logic in the TPS65090 regulator driver for |
| 101 | enabling/disabling an LDO. |
Simon Glass | 9ad07af | 2015-08-03 08:19:23 -0600 | [diff] [blame] | 102 | |
Lukasz Majewski | 0a55627 | 2017-03-21 12:08:25 +0100 | [diff] [blame] | 103 | config I2C_SET_DEFAULT_BUS_NUM |
| 104 | bool "Set default I2C bus number" |
| 105 | depends on DM_I2C |
| 106 | help |
| 107 | Set default number of I2C bus to be accessed. This option provides |
| 108 | behaviour similar to old (i.e. pre DM) I2C bus driver. |
| 109 | |
| 110 | config I2C_DEFAULT_BUS_NUMBER |
| 111 | hex "I2C default bus number" |
| 112 | depends on I2C_SET_DEFAULT_BUS_NUM |
| 113 | default 0x0 |
| 114 | help |
| 115 | Number of default I2C bus to use |
| 116 | |
Przemyslaw Marczak | d3aa7e1 | 2015-03-31 18:57:18 +0200 | [diff] [blame] | 117 | config DM_I2C_GPIO |
| 118 | bool "Enable Driver Model for software emulated I2C bus driver" |
| 119 | depends on DM_I2C && DM_GPIO |
| 120 | help |
| 121 | Enable the i2c bus driver emulation by using the GPIOs. The bus GPIO |
| 122 | configuration is given by the device tree. Kernel-style device tree |
| 123 | bindings are supported. |
| 124 | Binding info: doc/device-tree-bindings/i2c/i2c-gpio.txt |
| 125 | |
Igor Opaniuk | 964f232 | 2021-02-09 13:52:43 +0200 | [diff] [blame] | 126 | config SPL_DM_I2C_GPIO |
| 127 | bool "Enable Driver Model for software emulated I2C bus driver in SPL" |
Simon Glass | 035939e | 2021-07-10 21:14:30 -0600 | [diff] [blame] | 128 | depends on SPL_DM && DM_I2C_GPIO && SPL_DM_GPIO && SPL_GPIO |
Igor Opaniuk | 964f232 | 2021-02-09 13:52:43 +0200 | [diff] [blame] | 129 | default y |
| 130 | help |
| 131 | Enable the i2c bus driver emulation by using the GPIOs. The bus GPIO |
| 132 | configuration is given by the device tree. Kernel-style device tree |
| 133 | bindings are supported. |
| 134 | Binding info: doc/device-tree-bindings/i2c/i2c-gpio.txt |
| 135 | |
Songjun Wu | 26d8828 | 2016-06-20 13:22:38 +0800 | [diff] [blame] | 136 | config SYS_I2C_AT91 |
| 137 | bool "Atmel I2C driver" |
| 138 | depends on DM_I2C && ARCH_AT91 |
| 139 | help |
| 140 | Add support for the Atmel I2C driver. A serious problem is that there |
| 141 | is no documented way to issue repeated START conditions for more than |
| 142 | two messages, as needed to support combined I2C messages. Use the |
| 143 | i2c-gpio driver unless your system can cope with this limitation. |
| 144 | Binding info: doc/device-tree-bindings/i2c/i2c-at91.txt |
| 145 | |
Rayagonda Kokatanur | d5dc36f | 2020-04-08 11:12:27 +0530 | [diff] [blame] | 146 | config SYS_I2C_IPROC |
| 147 | bool "Broadcom I2C driver" |
| 148 | depends on DM_I2C |
| 149 | help |
| 150 | Broadcom I2C driver. |
| 151 | Add support for Broadcom I2C driver. |
| 152 | Say yes here to to enable the Broadco I2C driver. |
| 153 | |
mario.six@gdsys.cc | 349686c | 2016-04-25 08:31:09 +0200 | [diff] [blame] | 154 | config SYS_I2C_FSL |
| 155 | bool "Freescale I2C bus driver" |
mario.six@gdsys.cc | 349686c | 2016-04-25 08:31:09 +0200 | [diff] [blame] | 156 | help |
| 157 | Add support for Freescale I2C busses as used on MPC8240, MPC8245, and |
| 158 | MPC85xx processors. |
| 159 | |
Tom Rini | be94c76 | 2021-08-18 23:12:35 -0400 | [diff] [blame] | 160 | if SYS_I2C_FSL && (SYS_I2C_LEGACY || SPL_SYS_I2C_LEGACY) |
| 161 | config SYS_FSL_I2C_OFFSET |
| 162 | hex "Offset from the IMMR of the address of the first I2C controller" |
| 163 | |
| 164 | config SYS_FSL_HAS_I2C2_OFFSET |
| 165 | bool "Support a second I2C controller" |
| 166 | |
| 167 | config SYS_FSL_I2C2_OFFSET |
| 168 | hex "Offset from the IMMR of the address of the second I2C controller" |
| 169 | depends on SYS_FSL_HAS_I2C2_OFFSET |
| 170 | |
| 171 | config SYS_FSL_HAS_I2C3_OFFSET |
| 172 | bool "Support a third I2C controller" |
| 173 | |
| 174 | config SYS_FSL_I2C3_OFFSET |
| 175 | hex "Offset from the IMMR of the address of the third I2C controller" |
| 176 | depends on SYS_FSL_HAS_I2C3_OFFSET |
| 177 | |
| 178 | config SYS_FSL_HAS_I2C4_OFFSET |
| 179 | bool "Support a fourth I2C controller" |
| 180 | |
| 181 | config SYS_FSL_I2C4_OFFSET |
| 182 | hex "Offset from the IMMR of the address of the fourth I2C controller" |
| 183 | depends on SYS_FSL_HAS_I2C4_OFFSET |
| 184 | endif |
| 185 | |
Moritz Fischer | 0075dac | 2015-12-28 09:47:11 -0800 | [diff] [blame] | 186 | config SYS_I2C_CADENCE |
| 187 | tristate "Cadence I2C Controller" |
Michal Simek | c28665d | 2020-08-06 15:18:36 +0200 | [diff] [blame] | 188 | depends on DM_I2C |
Moritz Fischer | 0075dac | 2015-12-28 09:47:11 -0800 | [diff] [blame] | 189 | help |
| 190 | Say yes here to select Cadence I2C Host Controller. This controller is |
| 191 | e.g. used by Xilinx Zynq. |
| 192 | |
Arthur Li | fe661ba | 2020-06-01 12:56:31 -0700 | [diff] [blame] | 193 | config SYS_I2C_CA |
| 194 | tristate "Cortina-Access I2C Controller" |
| 195 | depends on DM_I2C && CORTINA_PLATFORM |
Arthur Li | fe661ba | 2020-06-01 12:56:31 -0700 | [diff] [blame] | 196 | help |
| 197 | Add support for the Cortina Access I2C host controller. |
| 198 | Say yes here to select Cortina-Access I2C Host Controller. |
| 199 | |
Adam Ford | decc895 | 2018-08-10 05:05:22 -0500 | [diff] [blame] | 200 | config SYS_I2C_DAVINCI |
| 201 | bool "Davinci I2C Controller" |
| 202 | depends on (ARCH_KEYSTONE || ARCH_DAVINCI) |
| 203 | help |
| 204 | Say yes here to add support for Davinci and Keystone I2C controller |
| 205 | |
Stefan Roese | b71955f | 2016-04-28 09:47:17 +0200 | [diff] [blame] | 206 | config SYS_I2C_DW |
| 207 | bool "Designware I2C Controller" |
Stefan Roese | b71955f | 2016-04-28 09:47:17 +0200 | [diff] [blame] | 208 | help |
| 209 | Say yes here to select the Designware I2C Host Controller. This |
| 210 | controller is used in various SoCs, e.g. the ST SPEAr, Altera |
| 211 | SoCFPGA, Synopsys ARC700 and some Intel x86 SoCs. |
| 212 | |
maxims@google.com | 7f61331 | 2017-04-17 12:00:30 -0700 | [diff] [blame] | 213 | config SYS_I2C_ASPEED |
| 214 | bool "Aspeed I2C Controller" |
| 215 | depends on DM_I2C && ARCH_ASPEED |
| 216 | help |
| 217 | Say yes here to select Aspeed I2C Host Controller. The driver |
| 218 | supports AST2500 and AST2400 controllers, but is very limited. |
| 219 | Only single master mode is supported and only byte-by-byte |
| 220 | synchronous reads and writes are supported, no Pool Buffers or DMA. |
| 221 | |
Simon Glass | 5e66fdc | 2016-01-17 16:11:44 -0700 | [diff] [blame] | 222 | config SYS_I2C_INTEL |
| 223 | bool "Intel I2C/SMBUS driver" |
| 224 | depends on DM_I2C |
| 225 | help |
| 226 | Add support for the Intel SMBUS driver. So far this driver is just |
| 227 | a stub which perhaps some basic init. There is no implementation of |
| 228 | the I2C API meaning that any I2C operations will immediately fail |
| 229 | for now. |
| 230 | |
Peng Fan | d684adb | 2017-02-24 09:54:18 +0800 | [diff] [blame] | 231 | config SYS_I2C_IMX_LPI2C |
| 232 | bool "NXP i.MX LPI2C driver" |
Peng Fan | d684adb | 2017-02-24 09:54:18 +0800 | [diff] [blame] | 233 | help |
| 234 | Add support for the NXP i.MX LPI2C driver. |
| 235 | |
Trevor Woerner | 5f37e50 | 2021-06-10 22:37:08 -0400 | [diff] [blame] | 236 | config SYS_I2C_LPC32XX |
| 237 | bool "LPC32XX I2C driver" |
| 238 | depends on ARCH_LPC32XX |
| 239 | help |
| 240 | Enable support for the LPC32xx I2C driver. |
| 241 | |
Beniamino Galvani | d5b199c | 2017-10-29 10:09:00 +0100 | [diff] [blame] | 242 | config SYS_I2C_MESON |
| 243 | bool "Amlogic Meson I2C driver" |
| 244 | depends on DM_I2C && ARCH_MESON |
| 245 | help |
Beniamino Galvani | 83b153d | 2017-11-26 17:40:54 +0100 | [diff] [blame] | 246 | Add support for the I2C controller available in Amlogic Meson |
| 247 | SoCs. The controller supports programmable bus speed including |
| 248 | standard (100kbits/s) and fast (400kbit/s) speed and allows the |
| 249 | software to define a flexible format of the bit streams. It has an |
| 250 | internal buffer holding up to 8 bytes for transfers and supports |
| 251 | both 7-bit and 10-bit addresses. |
Beniamino Galvani | d5b199c | 2017-10-29 10:09:00 +0100 | [diff] [blame] | 252 | |
Jagan Teki | 0aedd7f | 2016-12-06 00:00:57 +0100 | [diff] [blame] | 253 | config SYS_I2C_MXC |
Sriram Dash | 7122a0c | 2018-02-06 11:26:30 +0530 | [diff] [blame] | 254 | bool "NXP MXC I2C driver" |
Jagan Teki | 0aedd7f | 2016-12-06 00:00:57 +0100 | [diff] [blame] | 255 | help |
Chris Packham | 94d0d3d | 2019-01-13 22:13:25 +1300 | [diff] [blame] | 256 | Add support for the NXP I2C driver. This supports up to four bus |
| 257 | channels and operating on standard mode up to 100 kbits/s and fast |
| 258 | mode up to 400 kbits/s. |
Jagan Teki | 0aedd7f | 2016-12-06 00:00:57 +0100 | [diff] [blame] | 259 | |
Tom Rini | 1a19588 | 2021-08-18 23:12:33 -0400 | [diff] [blame] | 260 | if SYS_I2C_MXC && (SYS_I2C_LEGACY || SPL_SYS_I2C_LEGACY) |
Sriram Dash | 7122a0c | 2018-02-06 11:26:30 +0530 | [diff] [blame] | 261 | config SYS_I2C_MXC_I2C1 |
| 262 | bool "NXP MXC I2C1" |
| 263 | help |
| 264 | Add support for NXP MXC I2C Controller 1. |
| 265 | Required for SoCs which have I2C MXC controller 1 eg LS1088A, LS2080A |
| 266 | |
| 267 | config SYS_I2C_MXC_I2C2 |
| 268 | bool "NXP MXC I2C2" |
| 269 | help |
| 270 | Add support for NXP MXC I2C Controller 2. |
| 271 | Required for SoCs which have I2C MXC controller 2 eg LS1088A, LS2080A |
| 272 | |
| 273 | config SYS_I2C_MXC_I2C3 |
| 274 | bool "NXP MXC I2C3" |
| 275 | help |
| 276 | Add support for NXP MXC I2C Controller 3. |
| 277 | Required for SoCs which have I2C MXC controller 3 eg LS1088A, LS2080A |
| 278 | |
| 279 | config SYS_I2C_MXC_I2C4 |
| 280 | bool "NXP MXC I2C4" |
| 281 | help |
| 282 | Add support for NXP MXC I2C Controller 4. |
| 283 | Required for SoCs which have I2C MXC controller 4 eg LS1088A, LS2080A |
Sriram Dash | a64aa19 | 2018-02-06 11:26:31 +0530 | [diff] [blame] | 284 | |
| 285 | config SYS_I2C_MXC_I2C5 |
| 286 | bool "NXP MXC I2C5" |
| 287 | help |
| 288 | Add support for NXP MXC I2C Controller 5. |
| 289 | Required for SoCs which have I2C MXC controller 5 eg LX2160A |
| 290 | |
| 291 | config SYS_I2C_MXC_I2C6 |
| 292 | bool "NXP MXC I2C6" |
| 293 | help |
| 294 | Add support for NXP MXC I2C Controller 6. |
| 295 | Required for SoCs which have I2C MXC controller 6 eg LX2160A |
| 296 | |
| 297 | config SYS_I2C_MXC_I2C7 |
| 298 | bool "NXP MXC I2C7" |
| 299 | help |
| 300 | Add support for NXP MXC I2C Controller 7. |
| 301 | Required for SoCs which have I2C MXC controller 7 eg LX2160A |
| 302 | |
| 303 | config SYS_I2C_MXC_I2C8 |
| 304 | bool "NXP MXC I2C8" |
| 305 | help |
| 306 | Add support for NXP MXC I2C Controller 8. |
| 307 | Required for SoCs which have I2C MXC controller 8 eg LX2160A |
Sriram Dash | 7122a0c | 2018-02-06 11:26:30 +0530 | [diff] [blame] | 308 | endif |
| 309 | |
| 310 | if SYS_I2C_MXC_I2C1 |
| 311 | config SYS_MXC_I2C1_SPEED |
| 312 | int "I2C Channel 1 speed" |
Tom Rini | 48425b1 | 2021-02-09 08:03:10 -0500 | [diff] [blame] | 313 | default 40000000 if TARGET_LS2080A_EMU |
Sriram Dash | 7122a0c | 2018-02-06 11:26:30 +0530 | [diff] [blame] | 314 | default 100000 |
| 315 | help |
| 316 | MXC I2C Channel 1 speed |
| 317 | |
| 318 | config SYS_MXC_I2C1_SLAVE |
Tom Rini | 1a19588 | 2021-08-18 23:12:33 -0400 | [diff] [blame] | 319 | hex "I2C1 Slave" |
Sriram Dash | 7122a0c | 2018-02-06 11:26:30 +0530 | [diff] [blame] | 320 | default 0 |
| 321 | help |
| 322 | MXC I2C1 Slave |
| 323 | endif |
| 324 | |
| 325 | if SYS_I2C_MXC_I2C2 |
| 326 | config SYS_MXC_I2C2_SPEED |
| 327 | int "I2C Channel 2 speed" |
Tom Rini | 48425b1 | 2021-02-09 08:03:10 -0500 | [diff] [blame] | 328 | default 40000000 if TARGET_LS2080A_EMU |
Sriram Dash | 7122a0c | 2018-02-06 11:26:30 +0530 | [diff] [blame] | 329 | default 100000 |
| 330 | help |
| 331 | MXC I2C Channel 2 speed |
| 332 | |
| 333 | config SYS_MXC_I2C2_SLAVE |
Tom Rini | 1a19588 | 2021-08-18 23:12:33 -0400 | [diff] [blame] | 334 | hex "I2C2 Slave" |
Sriram Dash | 7122a0c | 2018-02-06 11:26:30 +0530 | [diff] [blame] | 335 | default 0 |
| 336 | help |
| 337 | MXC I2C2 Slave |
| 338 | endif |
| 339 | |
| 340 | if SYS_I2C_MXC_I2C3 |
| 341 | config SYS_MXC_I2C3_SPEED |
| 342 | int "I2C Channel 3 speed" |
| 343 | default 100000 |
| 344 | help |
| 345 | MXC I2C Channel 3 speed |
| 346 | |
| 347 | config SYS_MXC_I2C3_SLAVE |
Tom Rini | 1a19588 | 2021-08-18 23:12:33 -0400 | [diff] [blame] | 348 | hex "I2C3 Slave" |
Sriram Dash | 7122a0c | 2018-02-06 11:26:30 +0530 | [diff] [blame] | 349 | default 0 |
| 350 | help |
| 351 | MXC I2C3 Slave |
| 352 | endif |
| 353 | |
| 354 | if SYS_I2C_MXC_I2C4 |
| 355 | config SYS_MXC_I2C4_SPEED |
| 356 | int "I2C Channel 4 speed" |
| 357 | default 100000 |
| 358 | help |
| 359 | MXC I2C Channel 4 speed |
| 360 | |
| 361 | config SYS_MXC_I2C4_SLAVE |
Tom Rini | 1a19588 | 2021-08-18 23:12:33 -0400 | [diff] [blame] | 362 | hex "I2C4 Slave" |
Sriram Dash | 7122a0c | 2018-02-06 11:26:30 +0530 | [diff] [blame] | 363 | default 0 |
| 364 | help |
| 365 | MXC I2C4 Slave |
| 366 | endif |
| 367 | |
Sriram Dash | a64aa19 | 2018-02-06 11:26:31 +0530 | [diff] [blame] | 368 | if SYS_I2C_MXC_I2C5 |
| 369 | config SYS_MXC_I2C5_SPEED |
| 370 | int "I2C Channel 5 speed" |
| 371 | default 100000 |
| 372 | help |
| 373 | MXC I2C Channel 5 speed |
| 374 | |
| 375 | config SYS_MXC_I2C5_SLAVE |
Tom Rini | 1a19588 | 2021-08-18 23:12:33 -0400 | [diff] [blame] | 376 | hex "I2C5 Slave" |
Sriram Dash | a64aa19 | 2018-02-06 11:26:31 +0530 | [diff] [blame] | 377 | default 0 |
| 378 | help |
| 379 | MXC I2C5 Slave |
| 380 | endif |
| 381 | |
| 382 | if SYS_I2C_MXC_I2C6 |
| 383 | config SYS_MXC_I2C6_SPEED |
| 384 | int "I2C Channel 6 speed" |
| 385 | default 100000 |
| 386 | help |
| 387 | MXC I2C Channel 6 speed |
| 388 | |
| 389 | config SYS_MXC_I2C6_SLAVE |
Tom Rini | 1a19588 | 2021-08-18 23:12:33 -0400 | [diff] [blame] | 390 | hex "I2C6 Slave" |
Sriram Dash | a64aa19 | 2018-02-06 11:26:31 +0530 | [diff] [blame] | 391 | default 0 |
| 392 | help |
| 393 | MXC I2C6 Slave |
| 394 | endif |
| 395 | |
| 396 | if SYS_I2C_MXC_I2C7 |
| 397 | config SYS_MXC_I2C7_SPEED |
| 398 | int "I2C Channel 7 speed" |
| 399 | default 100000 |
| 400 | help |
| 401 | MXC I2C Channel 7 speed |
| 402 | |
| 403 | config SYS_MXC_I2C7_SLAVE |
Tom Rini | 1a19588 | 2021-08-18 23:12:33 -0400 | [diff] [blame] | 404 | hex "I2C7 Slave" |
Sriram Dash | a64aa19 | 2018-02-06 11:26:31 +0530 | [diff] [blame] | 405 | default 0 |
| 406 | help |
| 407 | MXC I2C7 Slave |
| 408 | endif |
| 409 | |
| 410 | if SYS_I2C_MXC_I2C8 |
| 411 | config SYS_MXC_I2C8_SPEED |
| 412 | int "I2C Channel 8 speed" |
| 413 | default 100000 |
| 414 | help |
| 415 | MXC I2C Channel 8 speed |
| 416 | |
| 417 | config SYS_MXC_I2C8_SLAVE |
Tom Rini | 1a19588 | 2021-08-18 23:12:33 -0400 | [diff] [blame] | 418 | hex "I2C8 Slave" |
Sriram Dash | a64aa19 | 2018-02-06 11:26:31 +0530 | [diff] [blame] | 419 | default 0 |
| 420 | help |
| 421 | MXC I2C8 Slave |
| 422 | endif |
| 423 | |
Stefan Bosch | 9d85dfb | 2020-07-10 19:07:28 +0200 | [diff] [blame] | 424 | config SYS_I2C_NEXELL |
| 425 | bool "Nexell I2C driver" |
| 426 | depends on DM_I2C |
| 427 | help |
| 428 | Add support for the Nexell I2C driver. This is used with various |
| 429 | Nexell parts such as S5Pxx18 series SoCs. All chips |
| 430 | have several I2C ports and all are provided, controlled by the |
| 431 | device tree. |
| 432 | |
Pragnesh Patel | 1cfbd7a | 2020-11-14 14:42:34 +0530 | [diff] [blame] | 433 | config SYS_I2C_OCORES |
| 434 | bool "ocores I2C driver" |
| 435 | depends on DM_I2C |
| 436 | help |
| 437 | Add support for ocores I2C controller. For details see |
| 438 | https://opencores.org/projects/i2c |
| 439 | |
Adam Ford | 8590116 | 2017-08-07 13:11:34 -0500 | [diff] [blame] | 440 | config SYS_I2C_OMAP24XX |
| 441 | bool "TI OMAP2+ I2C driver" |
Vignesh R | 64d4f55 | 2019-06-04 18:08:11 -0500 | [diff] [blame] | 442 | depends on ARCH_OMAP2PLUS || ARCH_K3 |
Adam Ford | 8590116 | 2017-08-07 13:11:34 -0500 | [diff] [blame] | 443 | help |
| 444 | Add support for the OMAP2+ I2C driver. |
| 445 | |
Marek Vasut | 2716596 | 2018-04-21 18:57:28 +0200 | [diff] [blame] | 446 | config SYS_I2C_RCAR_I2C |
| 447 | bool "Renesas RCar I2C driver" |
| 448 | depends on (RCAR_GEN3 || RCAR_GEN2) && DM_I2C |
| 449 | help |
| 450 | Support for Renesas RCar I2C controller. |
| 451 | |
Marek Vasut | 125d8df | 2017-11-28 08:02:27 +0100 | [diff] [blame] | 452 | config SYS_I2C_RCAR_IIC |
| 453 | bool "Renesas RCar Gen3 IIC driver" |
Marek Vasut | 4bc57a3 | 2018-02-17 02:17:40 +0100 | [diff] [blame] | 454 | depends on (RCAR_GEN3 || RCAR_GEN2) && DM_I2C |
Marek Vasut | 125d8df | 2017-11-28 08:02:27 +0100 | [diff] [blame] | 455 | help |
| 456 | Support for Renesas RCar Gen3 IIC controller. |
| 457 | |
Simon Glass | 3595f95 | 2015-08-30 16:55:39 -0600 | [diff] [blame] | 458 | config SYS_I2C_ROCKCHIP |
| 459 | bool "Rockchip I2C driver" |
| 460 | depends on DM_I2C |
| 461 | help |
| 462 | Add support for the Rockchip I2C driver. This is used with various |
| 463 | Rockchip parts such as RK3126, RK3128, RK3036 and RK3288. All chips |
Chris Packham | 94d0d3d | 2019-01-13 22:13:25 +1300 | [diff] [blame] | 464 | have several I2C ports and all are provided, controlled by the |
Simon Glass | 3595f95 | 2015-08-30 16:55:39 -0600 | [diff] [blame] | 465 | device tree. |
| 466 | |
Simon Glass | 39bc3be | 2015-03-06 13:19:04 -0700 | [diff] [blame] | 467 | config SYS_I2C_SANDBOX |
| 468 | bool "Sandbox I2C driver" |
| 469 | depends on SANDBOX && DM_I2C |
| 470 | help |
| 471 | Enable I2C support for sandbox. This is an emulation of a real I2C |
| 472 | bus. Devices can be attached to the bus using the device tree |
Masahiro Yamada | 8d8371d | 2017-02-11 12:39:55 +0900 | [diff] [blame] | 473 | which specifies the driver to use. See sandbox.dts as an example. |
Simon Glass | 39bc3be | 2015-03-06 13:19:04 -0700 | [diff] [blame] | 474 | |
Tom Rini | b9a254d | 2021-08-18 23:12:34 -0400 | [diff] [blame] | 475 | config SYS_I2C_SH |
| 476 | bool "Legacy SuperH I2C interface" |
| 477 | depends on ARCH_RMOBILE && SYS_I2C_LEGACY |
| 478 | help |
| 479 | Enable the legacy SuperH I2C interface. |
| 480 | |
| 481 | if SYS_I2C_SH |
| 482 | config SYS_I2C_SH_NUM_CONTROLLERS |
| 483 | int |
| 484 | default 5 |
| 485 | |
| 486 | config SYS_I2C_SH_BASE0 |
| 487 | hex |
| 488 | default 0xE6820000 |
| 489 | |
| 490 | config SYS_I2C_SH_BASE1 |
| 491 | hex |
| 492 | default 0xE6822000 |
| 493 | |
| 494 | config SYS_I2C_SH_BASE2 |
| 495 | hex |
| 496 | default 0xE6824000 |
| 497 | |
| 498 | config SYS_I2C_SH_BASE3 |
| 499 | hex |
| 500 | default 0xE6826000 |
| 501 | |
| 502 | config SYS_I2C_SH_BASE4 |
| 503 | hex |
| 504 | default 0xE6828000 |
| 505 | |
| 506 | config SH_I2C_8BIT |
| 507 | bool |
| 508 | default y |
| 509 | |
| 510 | config SH_I2C_DATA_HIGH |
| 511 | int |
| 512 | default 4 |
| 513 | |
| 514 | config SH_I2C_DATA_LOW |
| 515 | int |
| 516 | default 5 |
| 517 | |
| 518 | config SH_I2C_CLOCK |
| 519 | int |
| 520 | default 104000000 |
| 521 | endif |
| 522 | |
Tom Rini | 5817ff0 | 2021-08-17 17:59:46 -0400 | [diff] [blame] | 523 | config SYS_I2C_SOFT |
| 524 | bool "Legacy software I2C interface" |
| 525 | help |
| 526 | Enable the legacy software defined I2C interface |
| 527 | |
| 528 | config SYS_I2C_SOFT_SPEED |
| 529 | int "Software I2C bus speed" |
| 530 | depends on SYS_I2C_SOFT |
| 531 | default 100000 |
| 532 | help |
| 533 | Speed of the software I2C bus |
| 534 | |
| 535 | config SYS_I2C_SOFT_SLAVE |
| 536 | hex "Software I2C slave address" |
| 537 | depends on SYS_I2C_SOFT |
| 538 | default 0xfe |
| 539 | help |
| 540 | Slave address of the software I2C bus |
| 541 | |
Suneel Garapati | c6baea2 | 2020-05-26 14:13:07 +0200 | [diff] [blame] | 542 | config SYS_I2C_OCTEON |
| 543 | bool "Octeon II/III/TX/TX2 I2C driver" |
| 544 | depends on (ARCH_OCTEON || ARCH_OCTEONTX || ARCH_OCTEONTX2) && DM_I2C |
| 545 | default y |
| 546 | help |
| 547 | Add support for the Marvell Octeon I2C driver. This is used with |
| 548 | various Octeon parts such as Octeon II/III and OcteonTX/TX2. All |
| 549 | chips have several I2C ports and all are provided, controlled by |
| 550 | the device tree. |
| 551 | |
Jaehoon Chung | f7e6a03 | 2017-01-09 14:47:52 +0900 | [diff] [blame] | 552 | config SYS_I2C_S3C24X0 |
| 553 | bool "Samsung I2C driver" |
Tom Rini | fc917de | 2021-08-17 17:59:42 -0400 | [diff] [blame] | 554 | depends on (ARCH_EXYNOS4 || ARCH_EXYNOS5) && DM_I2C |
Jaehoon Chung | f7e6a03 | 2017-01-09 14:47:52 +0900 | [diff] [blame] | 555 | help |
| 556 | Support for Samsung I2C controller as Samsung SoCs. |
Simon Glass | 39bc3be | 2015-03-06 13:19:04 -0700 | [diff] [blame] | 557 | |
Patrice Chotard | ebf442d | 2017-08-09 14:45:27 +0200 | [diff] [blame] | 558 | config SYS_I2C_STM32F7 |
| 559 | bool "STMicroelectronics STM32F7 I2C support" |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 560 | depends on (STM32F7 || STM32H7 || ARCH_STM32MP) && DM_I2C |
Patrice Chotard | ebf442d | 2017-08-09 14:45:27 +0200 | [diff] [blame] | 561 | help |
| 562 | Enable this option to add support for STM32 I2C controller |
| 563 | introduced with STM32F7/H7 SoCs. This I2C controller supports : |
| 564 | _ Slave and master modes |
| 565 | _ Multimaster capability |
| 566 | _ Standard-mode (up to 100 kHz) |
| 567 | _ Fast-mode (up to 400 kHz) |
| 568 | _ Fast-mode Plus (up to 1 MHz) |
| 569 | _ 7-bit and 10-bit addressing mode |
| 570 | _ Multiple 7-bit slave addresses (2 addresses, 1 with configurable mask) |
| 571 | _ All 7-bit addresses acknowledge mode |
| 572 | _ General call |
| 573 | _ Programmable setup and hold times |
| 574 | _ Easy to use event management |
| 575 | _ Optional clock stretching |
| 576 | _ Software reset |
| 577 | |
Jassi Brar | 23325cf | 2021-06-04 18:44:48 +0900 | [diff] [blame] | 578 | config SYS_I2C_SYNQUACER |
| 579 | bool "Socionext SynQuacer I2C controller" |
| 580 | depends on ARCH_SYNQUACER && DM_I2C |
| 581 | help |
| 582 | Support for Socionext Synquacer I2C controller. This I2C controller |
| 583 | will be used for RTC and LS-connector on DeveloperBox. |
| 584 | |
Peter Robinson | 12d37d8 | 2019-02-20 12:17:26 +0000 | [diff] [blame] | 585 | config SYS_I2C_TEGRA |
| 586 | bool "NVIDIA Tegra internal I2C controller" |
Trevor Woerner | 513f640 | 2020-05-06 08:02:41 -0400 | [diff] [blame] | 587 | depends on ARCH_TEGRA |
Peter Robinson | 12d37d8 | 2019-02-20 12:17:26 +0000 | [diff] [blame] | 588 | help |
| 589 | Support for NVIDIA I2C controller available in Tegra SoCs. |
| 590 | |
Masahiro Yamada | 96a42ed | 2015-01-13 12:44:36 +0900 | [diff] [blame] | 591 | config SYS_I2C_UNIPHIER |
| 592 | bool "UniPhier I2C driver" |
| 593 | depends on ARCH_UNIPHIER && DM_I2C |
| 594 | default y |
| 595 | help |
Masahiro Yamada | 563ee4c | 2015-05-29 17:30:01 +0900 | [diff] [blame] | 596 | Support for UniPhier I2C controller driver. This I2C controller |
| 597 | is used on PH1-LD4, PH1-sLD8 or older UniPhier SoCs. |
Masahiro Yamada | 4e82e5e | 2015-01-13 12:44:37 +0900 | [diff] [blame] | 598 | |
| 599 | config SYS_I2C_UNIPHIER_F |
| 600 | bool "UniPhier FIFO-builtin I2C driver" |
| 601 | depends on ARCH_UNIPHIER && DM_I2C |
| 602 | default y |
| 603 | help |
Masahiro Yamada | 563ee4c | 2015-05-29 17:30:01 +0900 | [diff] [blame] | 604 | Support for UniPhier FIFO-builtin I2C controller driver. |
Masahiro Yamada | 4e82e5e | 2015-01-13 12:44:37 +0900 | [diff] [blame] | 605 | This I2C controller is used on PH1-Pro4 or newer UniPhier SoCs. |
Simon Glass | 2a80c40 | 2015-08-03 08:19:21 -0600 | [diff] [blame] | 606 | |
Heiko Schocher | a37c196 | 2018-10-11 07:26:33 +0200 | [diff] [blame] | 607 | config SYS_I2C_VERSATILE |
| 608 | bool "Arm Ltd Versatile I2C bus driver" |
Tom Rini | 5af921e | 2021-02-20 20:05:47 -0500 | [diff] [blame] | 609 | depends on DM_I2C && TARGET_VEXPRESS64_JUNO |
Heiko Schocher | a37c196 | 2018-10-11 07:26:33 +0200 | [diff] [blame] | 610 | help |
| 611 | Add support for the Arm Ltd Versatile Express I2C driver. The I2C host |
| 612 | controller is present in the development boards manufactured by Arm Ltd. |
| 613 | |
mario.six@gdsys.cc | 355a127 | 2016-07-21 11:57:10 +0200 | [diff] [blame] | 614 | config SYS_I2C_MVTWSI |
| 615 | bool "Marvell I2C driver" |
mario.six@gdsys.cc | 355a127 | 2016-07-21 11:57:10 +0200 | [diff] [blame] | 616 | help |
| 617 | Support for Marvell I2C controllers as used on the orion5x and |
| 618 | kirkwood SoC families. |
| 619 | |
Stephen Warren | 67a8348 | 2016-08-08 11:28:27 -0600 | [diff] [blame] | 620 | config TEGRA186_BPMP_I2C |
| 621 | bool "Enable Tegra186 BPMP-based I2C driver" |
| 622 | depends on TEGRA186_BPMP |
| 623 | help |
| 624 | Support for Tegra I2C controllers managed by the BPMP (Boot and |
| 625 | Power Management Processor). On Tegra186, some I2C controllers are |
| 626 | directly controlled by the main CPU, whereas others are controlled |
| 627 | by the BPMP, and can only be accessed by the main CPU via IPC |
| 628 | requests to the BPMP. This driver covers the latter case. |
| 629 | |
Tom Rini | a6e2923 | 2021-08-18 23:12:32 -0400 | [diff] [blame] | 630 | config SYS_I2C_SLAVE |
| 631 | hex "I2C Slave address channel (all buses)" |
| 632 | depends on SYS_I2C_LEGACY || SPL_SYS_I2C_LEGACY || TPL_SYS_I2C_LEGACY |
| 633 | default 0xfe |
| 634 | help |
| 635 | I2C Slave address channel 0 for all buses in the legacy drivers. |
| 636 | Many boards/controllers/drivers don't support an I2C slave |
| 637 | interface so provide a default slave address for them for use in |
| 638 | common code. A real value for CONFIG_SYS_I2C_SLAVE should be |
| 639 | defined for any board which does support a slave interface and |
| 640 | this default used otherwise. |
| 641 | |
| 642 | config SYS_I2C_SPEED |
| 643 | int "I2C Slave channel 0 speed (all buses)" |
| 644 | depends on SYS_I2C_LEGACY || SPL_SYS_I2C_LEGACY || TPL_SYS_I2C_LEGACY |
| 645 | default 100000 |
| 646 | help |
| 647 | I2C Slave speed channel 0 for all buses in the legacy drivers. |
| 648 | |
Adam Ford | fa1dd3d | 2017-08-11 06:39:34 -0500 | [diff] [blame] | 649 | config SYS_I2C_BUS_MAX |
| 650 | int "Max I2C busses" |
| 651 | depends on ARCH_KEYSTONE || ARCH_OMAP2PLUS || ARCH_SOCFPGA |
| 652 | default 2 if TI816X |
| 653 | default 3 if OMAP34XX || AM33XX || AM43XX || ARCH_KEYSTONE |
| 654 | default 4 if ARCH_SOCFPGA || OMAP44XX || TI814X |
| 655 | default 5 if OMAP54XX |
| 656 | help |
| 657 | Define the maximum number of available I2C buses. |
| 658 | |
Marek Vasut | 9de0e2a | 2018-12-19 12:26:27 +0100 | [diff] [blame] | 659 | config SYS_I2C_XILINX_XIIC |
| 660 | bool "Xilinx AXI I2C driver" |
| 661 | depends on DM_I2C |
| 662 | help |
| 663 | Support for Xilinx AXI I2C controller. |
| 664 | |
Mario Six | 3bb409c | 2018-01-15 11:08:11 +0100 | [diff] [blame] | 665 | config SYS_I2C_IHS |
| 666 | bool "gdsys IHS I2C driver" |
| 667 | depends on DM_I2C |
| 668 | help |
| 669 | Support for gdsys IHS I2C driver on FPGA bus. |
| 670 | |
Simon Glass | 2a80c40 | 2015-08-03 08:19:21 -0600 | [diff] [blame] | 671 | source "drivers/i2c/muxes/Kconfig" |
Masahiro Yamada | cc85b7b | 2015-07-26 02:46:26 +0900 | [diff] [blame] | 672 | |
Simon Glass | 8e85e3c | 2021-07-10 21:14:35 -0600 | [diff] [blame] | 673 | endif |