blob: 794ea84852e2ebf272d39e0b1bf91606f081fb34 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sune12abcb2015-03-20 19:28:24 -07002/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2017, 2019-2021 NXP
York Sune12abcb2015-03-20 19:28:24 -07004 * Copyright 2015 Freescale Semiconductor
York Sune12abcb2015-03-20 19:28:24 -07005 */
6
7#ifndef __LS2_RDB_H
8#define __LS2_RDB_H
9
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sune12abcb2015-03-20 19:28:24 -070011
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053012#define I2C_MUX_CH_VOL_MONITOR 0xa
13#define I2C_VOL_MONITOR_ADDR 0x38
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053014
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053015/* step the IR regulator in 5mV increments */
16#define IR_VDD_STEP_DOWN 5
17#define IR_VDD_STEP_UP 5
18/* The lowest and highest voltage allowed for LS2080ARDB */
19#define VDD_MV_MIN 819
20#define VDD_MV_MAX 1212
21
Tom Rini8c70baa2021-12-14 13:36:40 -050022#define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4)
York Sune12abcb2015-03-20 19:28:24 -070023
York Sune12abcb2015-03-20 19:28:24 -070024#define SPD_EEPROM_ADDRESS1 0x51
25#define SPD_EEPROM_ADDRESS2 0x52
York Sunac192a92015-05-28 14:54:09 +053026#define SPD_EEPROM_ADDRESS3 0x53
27#define SPD_EEPROM_ADDRESS4 0x54
York Sune12abcb2015-03-20 19:28:24 -070028#define SPD_EEPROM_ADDRESS5 0x55
29#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
30#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
York Sune12abcb2015-03-20 19:28:24 -070031
Rajesh Bhagatd5691be2018-12-27 04:37:59 +000032#if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
York Sune12abcb2015-03-20 19:28:24 -070033
Tom Rini6a5dccc2022-11-16 13:10:41 -050034#define CFG_SYS_NOR0_CSPR_EXT (0x0)
Tom Rini7b577ba2022-11-16 13:10:25 -050035#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
36#define CFG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
York Sune12abcb2015-03-20 19:28:24 -070037
Tom Rini6a5dccc2022-11-16 13:10:41 -050038#define CFG_SYS_NOR0_CSPR \
39 (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
York Sune12abcb2015-03-20 19:28:24 -070040 CSPR_PORT_SIZE_16 | \
41 CSPR_MSEL_NOR | \
42 CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -050043#define CFG_SYS_NOR0_CSPR_EARLY \
44 (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS_EARLY) | \
York Sune12abcb2015-03-20 19:28:24 -070045 CSPR_PORT_SIZE_16 | \
46 CSPR_MSEL_NOR | \
47 CSPR_V)
Tom Rini7b577ba2022-11-16 13:10:25 -050048#define CFG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
49#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
York Sune12abcb2015-03-20 19:28:24 -070050 FTIM0_NOR_TEADC(0x5) | \
51 FTIM0_NOR_TEAHC(0x5))
Tom Rini7b577ba2022-11-16 13:10:25 -050052#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
York Sune12abcb2015-03-20 19:28:24 -070053 FTIM1_NOR_TRAD_NOR(0x1a) |\
54 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini7b577ba2022-11-16 13:10:25 -050055#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
York Sune12abcb2015-03-20 19:28:24 -070056 FTIM2_NOR_TCH(0x4) | \
57 FTIM2_NOR_TWPH(0x0E) | \
58 FTIM2_NOR_TWP(0x1c))
Tom Rini7b577ba2022-11-16 13:10:25 -050059#define CFG_SYS_NOR_FTIM3 0x04000000
Tom Rini6a5dccc2022-11-16 13:10:41 -050060#define CFG_SYS_IFC_CCR 0x01000000
York Sune12abcb2015-03-20 19:28:24 -070061
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090062#ifdef CONFIG_MTD_NOR_FLASH
Tom Rini6a5dccc2022-11-16 13:10:41 -050063#define CFG_SYS_FLASH_BANKS_LIST { CFG_SYS_FLASH_BASE,\
64 CFG_SYS_FLASH_BASE + 0x40000000}
York Sune12abcb2015-03-20 19:28:24 -070065#endif
66
Tom Rinib4213492022-11-12 17:36:51 -050067#define CFG_SYS_NAND_CSPR_EXT (0x0)
68#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
York Sune12abcb2015-03-20 19:28:24 -070069 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
70 | CSPR_MSEL_NAND /* MSEL = NAND */ \
71 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -050072#define CFG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
York Sune12abcb2015-03-20 19:28:24 -070073
Tom Rinib4213492022-11-12 17:36:51 -050074#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
York Sune12abcb2015-03-20 19:28:24 -070075 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
76 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
77 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
78 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
79 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
80 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
81
York Sune12abcb2015-03-20 19:28:24 -070082/* ONFI NAND Flash mode0 Timing Params */
Tom Rinib4213492022-11-12 17:36:51 -050083#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
York Sune12abcb2015-03-20 19:28:24 -070084 FTIM0_NAND_TWP(0x30) | \
85 FTIM0_NAND_TWCHT(0x0e) | \
86 FTIM0_NAND_TWH(0x14))
Tom Rinib4213492022-11-12 17:36:51 -050087#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
York Sune12abcb2015-03-20 19:28:24 -070088 FTIM1_NAND_TWBE(0xab) | \
89 FTIM1_NAND_TRR(0x1c) | \
90 FTIM1_NAND_TRP(0x30))
Tom Rinib4213492022-11-12 17:36:51 -050091#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
York Sune12abcb2015-03-20 19:28:24 -070092 FTIM2_NAND_TREH(0x14) | \
93 FTIM2_NAND_TWHRE(0x3c))
Tom Rinib4213492022-11-12 17:36:51 -050094#define CFG_SYS_NAND_FTIM3 0x0
York Sune12abcb2015-03-20 19:28:24 -070095
Tom Rinib4213492022-11-12 17:36:51 -050096#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
York Sune12abcb2015-03-20 19:28:24 -070097
York Sune12abcb2015-03-20 19:28:24 -070098#define QIXIS_LBMAP_SWITCH 0x06
99#define QIXIS_LBMAP_MASK 0x0f
100#define QIXIS_LBMAP_SHIFT 0
101#define QIXIS_LBMAP_DFLTBANK 0x00
102#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood212b8d82015-03-24 13:25:03 -0700103#define QIXIS_LBMAP_NAND 0x09
York Sune12abcb2015-03-20 19:28:24 -0700104#define QIXIS_RST_CTL_RESET 0x31
105#define QIXIS_RST_CTL_RESET_EN 0x30
106#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
107#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
108#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood212b8d82015-03-24 13:25:03 -0700109#define QIXIS_RCW_SRC_NAND 0x119
York Sune12abcb2015-03-20 19:28:24 -0700110#define QIXIS_RST_FORCE_MEM 0x01
111
Tom Rini6a5dccc2022-11-16 13:10:41 -0500112#define CFG_SYS_CSPR3_EXT (0x0)
113#define CFG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
York Sune12abcb2015-03-20 19:28:24 -0700114 | CSPR_PORT_SIZE_8 \
115 | CSPR_MSEL_GPCM \
116 | CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500117#define CFG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
York Sune12abcb2015-03-20 19:28:24 -0700118 | CSPR_PORT_SIZE_8 \
119 | CSPR_MSEL_GPCM \
120 | CSPR_V)
121
Tom Rini6a5dccc2022-11-16 13:10:41 -0500122#define CFG_SYS_AMASK3 IFC_AMASK(64*1024)
123#define CFG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
York Sune12abcb2015-03-20 19:28:24 -0700124/* QIXIS Timing parameters for IFC CS3 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500125#define CFG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
York Sune12abcb2015-03-20 19:28:24 -0700126 FTIM0_GPCM_TEADC(0x0e) | \
127 FTIM0_GPCM_TEAHC(0x0e))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500128#define CFG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
York Sune12abcb2015-03-20 19:28:24 -0700129 FTIM1_GPCM_TRAD(0x3f))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500130#define CFG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
York Sune12abcb2015-03-20 19:28:24 -0700131 FTIM2_GPCM_TCH(0xf) | \
132 FTIM2_GPCM_TWP(0x3E))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500133#define CFG_SYS_CS3_FTIM3 0x0
York Sune12abcb2015-03-20 19:28:24 -0700134
Miquel Raynald0935362019-10-03 19:50:03 +0200135#if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500136#define CFG_SYS_CSPR2_EXT CFG_SYS_NOR0_CSPR_EXT
137#define CFG_SYS_CSPR2 CFG_SYS_NOR0_CSPR_EARLY
138#define CFG_SYS_CSPR2_FINAL CFG_SYS_NOR0_CSPR
139#define CFG_SYS_AMASK2 CFG_SYS_NOR_AMASK
140#define CFG_SYS_CSOR2 CFG_SYS_NOR_CSOR
141#define CFG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0
142#define CFG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1
143#define CFG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2
144#define CFG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3
145#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
146#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
147#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
148#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
149#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
150#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
151#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
152#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
Scott Wood212b8d82015-03-24 13:25:03 -0700153
Tom Rinib4213492022-11-12 17:36:51 -0500154#define CFG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
Scott Wood212b8d82015-03-24 13:25:03 -0700155#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500156#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT
157#define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR_EARLY
158#define CFG_SYS_CSPR0_FINAL CFG_SYS_NOR0_CSPR
159#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
160#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
161#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
162#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
163#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
164#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
165#define CFG_SYS_CSPR2_EXT CFG_SYS_NAND_CSPR_EXT
166#define CFG_SYS_CSPR2 CFG_SYS_NAND_CSPR
167#define CFG_SYS_AMASK2 CFG_SYS_NAND_AMASK
168#define CFG_SYS_CSOR2 CFG_SYS_NAND_CSOR
169#define CFG_SYS_CS2_FTIM0 CFG_SYS_NAND_FTIM0
170#define CFG_SYS_CS2_FTIM1 CFG_SYS_NAND_FTIM1
171#define CFG_SYS_CS2_FTIM2 CFG_SYS_NAND_FTIM2
172#define CFG_SYS_CS2_FTIM3 CFG_SYS_NAND_FTIM3
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000173#endif
Priyanka Jain7d05b992017-04-28 10:41:35 +0530174#endif
Tom Rini6a5dccc2022-11-16 13:10:41 -0500175#define CFG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
York Sune12abcb2015-03-20 19:28:24 -0700176
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530177#ifdef CONFIG_TARGET_LS2081ARDB
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530178#define QIXIS_QMAP_MASK 0x07
179#define QIXIS_QMAP_SHIFT 5
180#define QIXIS_LBMAP_DFLTBANK 0x00
181#define QIXIS_LBMAP_QSPI 0x00
182#define QIXIS_RCW_SRC_QSPI 0x62
183#define QIXIS_LBMAP_ALTBANK 0x20
184#define QIXIS_RST_CTL_RESET 0x31
185#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
186#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
187#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
188#define QIXIS_LBMAP_MASK 0x0f
189#define QIXIS_RST_CTL_RESET_EN 0x30
190#endif
191
York Sune12abcb2015-03-20 19:28:24 -0700192/*
193 * I2C
194 */
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530195#ifdef CONFIG_TARGET_LS2081ARDB
Tom Rini6a5dccc2022-11-16 13:10:41 -0500196#define CFG_SYS_I2C_FPGA_ADDR 0x66
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530197#endif
Prabhakar Kushwahad561e2d2015-05-28 14:54:01 +0530198#define I2C_MUX_PCA_ADDR 0x75
199#define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
York Sune12abcb2015-03-20 19:28:24 -0700200
201/* I2C bus multiplexer */
202#define I2C_MUX_CH_DEFAULT 0x8
203
Haikun Wang7e3180d2015-07-03 16:51:35 +0800204/* SPI */
Haikun Wang7e3180d2015-07-03 16:51:35 +0800205
York Sune12abcb2015-03-20 19:28:24 -0700206/*
207 * RTC configuration
208 */
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530209#ifdef CONFIG_TARGET_LS2081ARDB
Tom Rini6a5dccc2022-11-16 13:10:41 -0500210#define CFG_SYS_I2C_RTC_ADDR 0x51
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530211#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500212#define CFG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530213#endif
York Sune12abcb2015-03-20 19:28:24 -0700214
Alexander Graf39e4f242016-11-17 01:03:02 +0100215#define BOOT_TARGET_DEVICES(func) \
216 func(USB, usb, 0) \
217 func(MMC, mmc, 0) \
Mian Yousaf Kaukabcedf23f2019-01-29 16:38:34 +0100218 func(SCSI, scsi, 0) \
219 func(DHCP, dhcp, na)
Alexander Graf39e4f242016-11-17 01:03:02 +0100220#include <config_distro_bootcmd.h>
221
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000222#ifdef CONFIG_TFABOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530223#define QSPI_MC_INIT_CMD \
224 "sf probe 0:0; " \
225 "sf read 0x80640000 0x640000 0x80000; " \
226 "env exists secureboot && " \
227 "esbc_validate 0x80640000 && " \
228 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530229 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530230 "sf read 0x80e00000 0xe00000 0x100000; " \
231 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000232#define SD_MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530233 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000234 "mmc read 0x80e00000 0x7000 0x800;" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000235 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000236 "mmc read 0x80640000 0x3200 0x20 && " \
237 "mmc read 0x80680000 0x3400 0x20 && " \
238 "esbc_validate 0x80640000 && " \
239 "esbc_validate 0x80680000 ;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000240 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000241#define IFC_MC_INIT_CMD \
242 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000243 "esbc_validate 0x580640000 && " \
244 "esbc_validate 0x580680000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000245 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
246#else
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530247#ifdef CONFIG_QSPI_BOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530248#define MC_INIT_CMD \
249 "mcinitcmd=sf probe 0:0; " \
250 "sf read 0x80640000 0x640000 0x80000; " \
251 "env exists secureboot && " \
252 "esbc_validate 0x80640000 && " \
253 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530254 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530255 "sf read 0x80e00000 0xe00000 0x100000; " \
256 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800257#elif defined(CONFIG_SD_BOOT)
258#define MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530259 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
260 "mmc read 0x80e00000 0x7000 0x800;" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800261 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000262 "mmc read 0x80640000 0x3200 0x20 && " \
263 "mmc read 0x80680000 0x3400 0x20 && " \
264 "esbc_validate 0x80640000 && " \
265 "esbc_validate 0x80680000 ;" \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530266 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800267 "mcmemsize=0x70000000\0"
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530268#else
269#define MC_INIT_CMD \
270 "mcinitcmd=env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000271 "esbc_validate 0x580640000 && " \
272 "esbc_validate 0x580680000; " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530273 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
274#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000275#endif
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530276
York Sune12abcb2015-03-20 19:28:24 -0700277/* Initial environment variables */
Tom Rinic9edebe2022-12-04 10:03:50 -0500278#undef CFG_EXTRA_ENV_SETTINGS
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000279#ifdef CONFIG_TFABOOT
Tom Rinic9edebe2022-12-04 10:03:50 -0500280#define CFG_EXTRA_ENV_SETTINGS \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000281 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
282 "ramdisk_addr=0x800000\0" \
283 "ramdisk_size=0x2000000\0" \
284 "fdt_high=0xa0000000\0" \
285 "initrd_high=0xffffffffffffffff\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000286 "kernel_addr=0x581000000\0" \
287 "kernel_start=0x1000000\0" \
288 "kernelheader_start=0x800000\0" \
289 "scriptaddr=0x80000000\0" \
290 "scripthdraddr=0x80080000\0" \
291 "fdtheader_addr_r=0x80100000\0" \
292 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000293 "kernelheader_addr=0x580600000\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000294 "kernel_addr_r=0x81000000\0" \
295 "kernelheader_size=0x40000\0" \
296 "fdt_addr_r=0x90000000\0" \
297 "load_addr=0xa0000000\0" \
298 "kernel_size=0x2800000\0" \
299 "kernel_addr_sd=0x8000\0" \
300 "kernel_size_sd=0x14000\0" \
301 "console=ttyAMA0,38400n8\0" \
302 "mcmemsize=0x70000000\0" \
303 "sd_bootcmd=echo Trying load from SD ..;" \
304 "mmcinfo; mmc read $load_addr " \
305 "$kernel_addr_sd $kernel_size_sd && " \
306 "bootm $load_addr#$board\0" \
307 QSPI_MC_INIT_CMD \
308 BOOTENV \
309 "boot_scripts=ls2088ardb_boot.scr\0" \
310 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
311 "scan_dev_for_boot_part=" \
312 "part list ${devtype} ${devnum} devplist; " \
313 "env exists devplist || setenv devplist 1; " \
314 "for distro_bootpart in ${devplist}; do " \
315 "if fstype ${devtype} " \
316 "${devnum}:${distro_bootpart} " \
317 "bootfstype; then " \
318 "run scan_dev_for_boot; " \
319 "fi; " \
320 "done\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000321 "boot_a_script=" \
322 "load ${devtype} ${devnum}:${distro_bootpart} " \
323 "${scriptaddr} ${prefix}${script}; " \
324 "env exists secureboot && load ${devtype} " \
325 "${devnum}:${distro_bootpart} " \
326 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
327 "&& esbc_validate ${scripthdraddr};" \
328 "source ${scriptaddr}\0" \
329 "qspi_bootcmd=echo Trying load from qspi..;" \
330 "sf probe && sf read $load_addr " \
331 "$kernel_start $kernel_size ; env exists secureboot &&" \
332 "sf read $kernelheader_addr_r $kernelheader_start " \
333 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
334 " bootm $load_addr#$board\0" \
335 "nor_bootcmd=echo Trying load from nor..;" \
336 "cp.b $kernel_addr $load_addr " \
337 "$kernel_size ; env exists secureboot && " \
338 "cp.b $kernelheader_addr $kernelheader_addr_r " \
339 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
340 "bootm $load_addr#$board\0"
341#else
Tom Rinic9edebe2022-12-04 10:03:50 -0500342#define CFG_EXTRA_ENV_SETTINGS \
York Sune12abcb2015-03-20 19:28:24 -0700343 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
York Sune12abcb2015-03-20 19:28:24 -0700344 "ramdisk_addr=0x800000\0" \
345 "ramdisk_size=0x2000000\0" \
346 "fdt_high=0xa0000000\0" \
347 "initrd_high=0xffffffffffffffff\0" \
Vinitha V Pillai9d97f502018-02-27 12:57:31 +0530348 "kernel_addr=0x581000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530349 "kernel_start=0x1000000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000350 "kernelheader_start=0x600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800351 "scriptaddr=0x80000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530352 "scripthdraddr=0x80080000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800353 "fdtheader_addr_r=0x80100000\0" \
354 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000355 "kernelheader_addr=0x580600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800356 "kernel_addr_r=0x81000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530357 "kernelheader_size=0x40000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800358 "fdt_addr_r=0x90000000\0" \
359 "load_addr=0xa0000000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530360 "kernel_size=0x2800000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800361 "kernel_addr_sd=0x8000\0" \
362 "kernel_size_sd=0x14000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800363 "console=ttyAMA0,38400n8\0" \
Priyanka Jainabac14e2017-08-29 15:20:37 +0530364 "mcmemsize=0x70000000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800365 "sd_bootcmd=echo Trying load from SD ..;" \
366 "mmcinfo; mmc read $load_addr " \
367 "$kernel_addr_sd $kernel_size_sd && " \
368 "bootm $load_addr#$board\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530369 MC_INIT_CMD \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800370 BOOTENV \
371 "boot_scripts=ls2088ardb_boot.scr\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530372 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800373 "scan_dev_for_boot_part=" \
374 "part list ${devtype} ${devnum} devplist; " \
375 "env exists devplist || setenv devplist 1; " \
376 "for distro_bootpart in ${devplist}; do " \
377 "if fstype ${devtype} " \
378 "${devnum}:${distro_bootpart} " \
379 "bootfstype; then " \
380 "run scan_dev_for_boot; " \
381 "fi; " \
382 "done\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530383 "boot_a_script=" \
384 "load ${devtype} ${devnum}:${distro_bootpart} " \
385 "${scriptaddr} ${prefix}${script}; " \
386 "env exists secureboot && load ${devtype} " \
387 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000388 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
389 "env exists secureboot " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530390 "&& esbc_validate ${scripthdraddr};" \
391 "source ${scriptaddr}\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800392 "qspi_bootcmd=echo Trying load from qspi..;" \
393 "sf probe && sf read $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530394 "$kernel_start $kernel_size ; env exists secureboot &&" \
395 "sf read $kernelheader_addr_r $kernelheader_start " \
396 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800397 " bootm $load_addr#$board\0" \
398 "nor_bootcmd=echo Trying load from nor..;" \
399 "cp.b $kernel_addr $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530400 "$kernel_size ; env exists secureboot && " \
401 "cp.b $kernelheader_addr $kernelheader_addr_r " \
402 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
403 "bootm $load_addr#$board\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000404#endif
405
406#ifdef CONFIG_TFABOOT
407#define QSPI_NOR_BOOTCOMMAND \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530408 "sf probe 0:0; " \
409 "sf read 0x806c0000 0x6c0000 0x40000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000410 "env exists mcinitcmd && env exists secureboot "\
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530411 "&& esbc_validate 0x806c0000; " \
412 "sf read 0x80d00000 0xd00000 0x100000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000413 "env exists mcinitcmd && " \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530414 "fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000415 "run distro_bootcmd;run qspi_bootcmd; " \
416 "env exists secureboot && esbc_halt;"
417
418/* Try to boot an on-SD kernel first, then do normal distro boot */
419#define SD_BOOTCOMMAND \
420 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000421 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000422 "&& esbc_validate $load_addr; " \
423 "env exists mcinitcmd && run mcinitcmd " \
Wasim Khan01ae4352019-06-10 10:17:29 +0000424 "&& mmc read 0x80d00000 0x6800 0x800 " \
425 "&& fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000426 "run distro_bootcmd;run sd_bootcmd; " \
427 "env exists secureboot && esbc_halt;"
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530428
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000429/* Try to boot an on-NOR kernel first, then do normal distro boot */
430#define IFC_NOR_BOOTCOMMAND \
431 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000432 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000433 "&& fsl_mc lazyapply dpl 0x580d00000;" \
434 "run distro_bootcmd;run nor_bootcmd; " \
435 "env exists secureboot && esbc_halt;"
436#else
York Sune12abcb2015-03-20 19:28:24 -0700437#ifdef CONFIG_QSPI_BOOT
Priyanka Jain7d05b992017-04-28 10:41:35 +0530438/* Try to boot an on-QSPI kernel first, then do normal distro boot */
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800439#elif defined(CONFIG_SD_BOOT)
440/* Try to boot an on-SD kernel first, then do normal distro boot */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530441#else
Alexander Graf39e4f242016-11-17 01:03:02 +0100442/* Try to boot an on-NOR kernel first, then do normal distro boot */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530443#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000444#endif
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530445
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530446/* MAC/PHY configuration */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530447#define CORTINA_PHY_ADDR1 0x10
448#define CORTINA_PHY_ADDR2 0x11
449#define CORTINA_PHY_ADDR3 0x12
450#define CORTINA_PHY_ADDR4 0x13
451#define AQ_PHY_ADDR1 0x00
452#define AQ_PHY_ADDR2 0x01
453#define AQ_PHY_ADDR3 0x02
454#define AQ_PHY_ADDR4 0x03
Shaohui Xie8c7ce822016-01-28 15:38:15 +0800455#define AQR405_IRQ_MASK 0x36
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530456
Saksham Jainc0c38d22016-03-23 16:24:35 +0530457#include <asm/fsl_secure_boot.h>
458
York Sune12abcb2015-03-20 19:28:24 -0700459#endif /* __LS2_RDB_H */