blob: 8ece970097246c2fe1b102935ad78b439fe7ce3a [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Kumar Gala8975d7a2010-12-30 12:09:53 -06002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -05003 *
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <watchdog.h>
31#include <asm/processor.h>
32#include <ioports.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050033#include <sata.h>
wdenk9c53f402003-10-15 23:53:47 +000034#include <asm/io.h>
Kumar Gala6b245b92010-05-05 22:35:27 -050035#include <asm/cache.h>
Kumar Gala9772ee72008-01-16 22:38:34 -060036#include <asm/mmu.h>
Kumar Gala95fd2f62008-01-16 01:13:58 -060037#include <asm/fsl_law.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050038#include <asm/fsl_serdes.h>
Kumar Gala36d6b3f2008-01-17 16:48:33 -060039#include "mp.h"
wdenk9c53f402003-10-15 23:53:47 +000040
Wolfgang Denk6405a152006-03-31 18:32:53 +020041DECLARE_GLOBAL_DATA_PTR;
42
Kumar Gala8975d7a2010-12-30 12:09:53 -060043extern void srio_init(void);
44
Andy Flemingee0e9172007-08-14 00:14:25 -050045#ifdef CONFIG_QE
46extern qe_iop_conf_t qe_iop_conf_tab[];
47extern void qe_config_iopin(u8 port, u8 pin, int dir,
48 int open_drain, int assign);
49extern void qe_init(uint qe_base);
50extern void qe_reset(void);
51
52static void config_qe_ioports(void)
53{
54 u8 port, pin;
55 int dir, open_drain, assign;
56 int i;
57
58 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
59 port = qe_iop_conf_tab[i].port;
60 pin = qe_iop_conf_tab[i].pin;
61 dir = qe_iop_conf_tab[i].dir;
62 open_drain = qe_iop_conf_tab[i].open_drain;
63 assign = qe_iop_conf_tab[i].assign;
64 qe_config_iopin(port, pin, dir, open_drain, assign);
65 }
66}
67#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -050068
Jon Loeligerf5ad3782005-07-23 10:37:35 -050069#ifdef CONFIG_CPM2
Kumar Galacd113a02007-11-28 00:36:33 -060070void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk9c53f402003-10-15 23:53:47 +000071{
72 int portnum;
73
74 for (portnum = 0; portnum < 4; portnum++) {
75 uint pmsk = 0,
76 ppar = 0,
77 psor = 0,
78 pdir = 0,
79 podr = 0,
80 pdat = 0;
81 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
82 iop_conf_t *eiopc = iopc + 32;
83 uint msk = 1;
84
85 /*
86 * NOTE:
87 * index 0 refers to pin 31,
88 * index 31 refers to pin 0
89 */
90 while (iopc < eiopc) {
91 if (iopc->conf) {
92 pmsk |= msk;
93 if (iopc->ppar)
94 ppar |= msk;
95 if (iopc->psor)
96 psor |= msk;
97 if (iopc->pdir)
98 pdir |= msk;
99 if (iopc->podr)
100 podr |= msk;
101 if (iopc->pdat)
102 pdat |= msk;
103 }
104
105 msk <<= 1;
106 iopc++;
107 }
108
109 if (pmsk != 0) {
Kumar Galacd113a02007-11-28 00:36:33 -0600110 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk9c53f402003-10-15 23:53:47 +0000111 uint tpmsk = ~pmsk;
112
113 /*
114 * the (somewhat confused) paragraph at the
115 * bottom of page 35-5 warns that there might
116 * be "unknown behaviour" when programming
117 * PSORx and PDIRx, if PPARx = 1, so I
118 * decided this meant I had to disable the
119 * dedicated function first, and enable it
120 * last.
121 */
122 iop->ppar &= tpmsk;
123 iop->psor = (iop->psor & tpmsk) | psor;
124 iop->podr = (iop->podr & tpmsk) | podr;
125 iop->pdat = (iop->pdat & tpmsk) | pdat;
126 iop->pdir = (iop->pdir & tpmsk) | pdir;
127 iop->ppar |= ppar;
128 }
129 }
130}
131#endif
132
Kumar Gala76eef3e2009-03-19 03:40:08 -0500133#ifdef CONFIG_SYS_FSL_CPC
134static void enable_cpc(void)
135{
136 int i;
137 u32 size = 0;
138
139 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
140
141 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
142 u32 cpccfg0 = in_be32(&cpc->cpccfg0);
143 size += CPC_CFG0_SZ_K(cpccfg0);
144
Kumar Gala9780b592011-01-13 01:54:01 -0600145#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
146 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
147#endif
Kumar Gala887c0e12011-01-13 01:56:18 -0600148#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
149 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
150#endif
Kumar Gala9780b592011-01-13 01:54:01 -0600151
Kumar Gala76eef3e2009-03-19 03:40:08 -0500152 out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
153 /* Read back to sync write */
154 in_be32(&cpc->cpccsr0);
155
156 }
157
158 printf("Corenet Platform Cache: %d KB enabled\n", size);
159}
160
161void invalidate_cpc(void)
162{
163 int i;
164 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
165
166 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
167 /* Flash invalidate the CPC and clear all the locks */
168 out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
169 while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
170 ;
171 }
172}
173#else
174#define enable_cpc()
175#define invalidate_cpc()
176#endif /* CONFIG_SYS_FSL_CPC */
177
wdenk9c53f402003-10-15 23:53:47 +0000178/*
179 * Breathe some life into the CPU...
180 *
181 * Set up the memory map
182 * initialize a bunch of registers
183 */
184
Kumar Gala24f86a82009-09-17 01:52:37 -0500185#ifdef CONFIG_FSL_CORENET
186static void corenet_tb_init(void)
187{
188 volatile ccsr_rcpm_t *rcpm =
189 (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
190 volatile ccsr_pic_t *pic =
Kim Phillips2ecbfeb2010-08-09 18:39:57 -0500191 (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Kumar Gala24f86a82009-09-17 01:52:37 -0500192 u32 whoami = in_be32(&pic->whoami);
193
194 /* Enable the timebase register for this core */
195 out_be32(&rcpm->ctbenrl, (1 << whoami));
196}
197#endif
198
wdenk9c53f402003-10-15 23:53:47 +0000199void cpu_init_f (void)
200{
wdenk9c53f402003-10-15 23:53:47 +0000201 extern void m8560_cpm_reset (void);
Peter Tyser30103c62008-11-11 10:17:10 -0600202#ifdef CONFIG_MPC8548
203 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
204 uint svr = get_svr();
205
206 /*
207 * CPU2 errata workaround: A core hang possible while executing
208 * a msync instruction and a snoopable transaction from an I/O
209 * master tagged to make quick forward progress is present.
210 * Fixed in silicon rev 2.1.
211 */
212 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
213 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
214#endif
wdenk9c53f402003-10-15 23:53:47 +0000215
Kumar Gala9772ee72008-01-16 22:38:34 -0600216 disable_tlb(14);
217 disable_tlb(15);
218
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500219#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000221#endif
222
Becky Bruce0d4cee12010-06-17 11:37:20 -0500223 init_early_memctl_regs();
wdenk9c53f402003-10-15 23:53:47 +0000224
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500225#if defined(CONFIG_CPM2)
wdenk9c53f402003-10-15 23:53:47 +0000226 m8560_cpm_reset();
227#endif
Andy Flemingee0e9172007-08-14 00:14:25 -0500228#ifdef CONFIG_QE
229 /* Config QE ioports */
230 config_qe_ioports();
231#endif
Peter Tysera9af1dc2009-06-30 17:15:47 -0500232#if defined(CONFIG_FSL_DMA)
233 dma_init();
234#endif
Kumar Gala24f86a82009-09-17 01:52:37 -0500235#ifdef CONFIG_FSL_CORENET
236 corenet_tb_init();
237#endif
Kumar Gala42f99182009-11-12 10:26:16 -0600238 init_used_tlb_cams();
Kumar Gala76eef3e2009-03-19 03:40:08 -0500239
240 /* Invalidate the CPC before DDR gets enabled */
241 invalidate_cpc();
wdenk9c53f402003-10-15 23:53:47 +0000242}
243
Kumar Galaa38a9ce2010-12-15 03:50:47 -0600244/* Implement a dummy function for those platforms w/o SERDES */
245static void __fsl_serdes__init(void)
246{
247 return ;
248}
249__attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500250
wdenk9c53f402003-10-15 23:53:47 +0000251/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500252 * Initialize L2 as cache.
253 *
254 * The newer 8548, etc, parts have twice as much cache, but
255 * use the same bit-encoding as the older 8555, etc, parts.
256 *
wdenk9c53f402003-10-15 23:53:47 +0000257 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500258int cpu_init_r(void)
wdenk9c53f402003-10-15 23:53:47 +0000259{
Lan Chunhee0ef7322010-04-21 07:40:50 -0500260#ifdef CONFIG_SYS_LBC_LCRR
Becky Bruce0d4cee12010-06-17 11:37:20 -0500261 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Lan Chunhee0ef7322010-04-21 07:40:50 -0500262#endif
263
Kumar Gala6b245b92010-05-05 22:35:27 -0500264#if defined(CONFIG_SYS_P4080_ERRATUM_CPU22)
265 flush_dcache();
266 mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
267 sync();
268#endif
269
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200270 puts ("L2: ");
271
wdenk9c53f402003-10-15 23:53:47 +0000272#if defined(CONFIG_L2_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273 volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500274 volatile uint cache_ctl;
275 uint svr, ver;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500276 uint l2srbar;
Kumar Gala20119972008-07-14 14:07:00 -0500277 u32 l2siz_field;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500278
279 svr = get_svr();
Kumar Gala1f109fd2008-04-08 10:45:50 -0500280 ver = SVR_SOC_VER(svr);
wdenk9c53f402003-10-15 23:53:47 +0000281
282 asm("msync;isync");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500283 cache_ctl = l2cache->l2ctl;
Mingkai Hu0255cd72009-09-11 14:19:10 +0800284
285#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
286 if (cache_ctl & MPC85xx_L2CTL_L2E) {
287 /* Clear L2 SRAM memory-mapped base address */
288 out_be32(&l2cache->l2srbar0, 0x0);
289 out_be32(&l2cache->l2srbar1, 0x0);
290
291 /* set MBECCDIS=0, SBECCDIS=0 */
292 clrbits_be32(&l2cache->l2errdis,
293 (MPC85xx_L2ERRDIS_MBECC |
294 MPC85xx_L2ERRDIS_SBECC));
295
296 /* set L2E=0, L2SRAM=0 */
297 clrbits_be32(&l2cache->l2ctl,
298 (MPC85xx_L2CTL_L2E |
299 MPC85xx_L2CTL_L2SRAM_ENTIRE));
300 }
301#endif
302
Kumar Gala20119972008-07-14 14:07:00 -0500303 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500304
Kumar Gala20119972008-07-14 14:07:00 -0500305 switch (l2siz_field) {
306 case 0x0:
307 printf(" unknown size (0x%08x)\n", cache_ctl);
308 return -1;
309 break;
310 case 0x1:
311 if (ver == SVR_8540 || ver == SVR_8560 ||
312 ver == SVR_8541 || ver == SVR_8541_E ||
313 ver == SVR_8555 || ver == SVR_8555_E) {
314 puts("128 KB ");
315 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
316 cache_ctl = 0xc4000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500317 } else {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200318 puts("256 KB ");
Kumar Gala20119972008-07-14 14:07:00 -0500319 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
320 }
321 break;
322 case 0x2:
323 if (ver == SVR_8540 || ver == SVR_8560 ||
324 ver == SVR_8541 || ver == SVR_8541_E ||
325 ver == SVR_8555 || ver == SVR_8555_E) {
326 puts("256 KB ");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500327 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
328 cache_ctl = 0xc8000000;
Kumar Gala20119972008-07-14 14:07:00 -0500329 } else {
330 puts ("512 KB ");
331 /* set L2E=1, L2I=1, & L2SRAM=0 */
332 cache_ctl = 0xc0000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500333 }
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500334 break;
Kumar Gala20119972008-07-14 14:07:00 -0500335 case 0x3:
336 puts("1024 KB ");
337 /* set L2E=1, L2I=1, & L2SRAM=0 */
338 cache_ctl = 0xc0000000;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500339 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500340 }
341
Mingkai Hud2088e02009-08-18 15:37:15 +0800342 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200343 puts("already enabled");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500344 l2srbar = l2cache->l2srbar0;
Haiying Wang05beab72010-12-01 10:35:30 -0500345#if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
Mingkai Hud2088e02009-08-18 15:37:15 +0800346 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
347 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500349 l2cache->l2srbar0 = l2srbar;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200350 printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500351 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500353 puts("\n");
354 } else {
355 asm("msync;isync");
356 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
357 asm("msync;isync");
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200358 puts("enabled\n");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500359 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500360#elif defined(CONFIG_BACKSIDE_L2_CACHE)
361 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
362
363 /* invalidate the L2 cache */
Kumar Galab6a40902009-09-22 15:45:44 -0500364 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
365 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Galae56f2c52009-03-19 09:16:10 -0500366 ;
367
Kumar Gala8d2817c2009-03-19 02:53:01 -0500368#ifdef CONFIG_SYS_CACHE_STASHING
369 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
370 mtspr(SPRN_L2CSR1, (32 + 1));
371#endif
372
Kumar Galae56f2c52009-03-19 09:16:10 -0500373 /* enable the cache */
374 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
375
Dave Liu17218192009-10-22 00:10:23 -0500376 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
377 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
378 ;
Kumar Galae56f2c52009-03-19 09:16:10 -0500379 printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
Dave Liu17218192009-10-22 00:10:23 -0500380 }
wdenk9c53f402003-10-15 23:53:47 +0000381#else
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200382 puts("disabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000383#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500384
385 enable_cpc();
386
Andy Flemingee0e9172007-08-14 00:14:25 -0500387#ifdef CONFIG_QE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200388 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Andy Flemingee0e9172007-08-14 00:14:25 -0500389 qe_init(qe_base);
390 qe_reset();
391#endif
wdenk9c53f402003-10-15 23:53:47 +0000392
Kumar Gala86853d42010-05-22 13:21:39 -0500393 /* needs to be in ram since code uses global static vars */
394 fsl_serdes_init();
Kumar Gala86853d42010-05-22 13:21:39 -0500395
Kumar Gala8975d7a2010-12-30 12:09:53 -0600396#ifdef CONFIG_SYS_SRIO
397 srio_init();
398#endif
399
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600400#if defined(CONFIG_MP)
401 setup_mp();
402#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500403
Roy Zangc65dc4d2011-01-07 00:24:27 -0600404#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC136
405 {
406 void *p;
407 p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
408 setbits_be32(p, 1 << (31 - 14));
409 }
410#endif
411
Lan Chunhee0ef7322010-04-21 07:40:50 -0500412#ifdef CONFIG_SYS_LBC_LCRR
413 /*
414 * Modify the CLKDIV field of LCRR register to improve the writing
415 * speed for NOR flash.
416 */
417 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
418 __raw_readl(&lbc->lcrr);
419 isync();
420#endif
421
wdenk9c53f402003-10-15 23:53:47 +0000422 return 0;
423}
Kumar Galac24a9052009-08-14 13:37:54 -0500424
425extern void setup_ivors(void);
426
427void arch_preboot_os(void)
428{
Kumar Gala9faa23a2009-09-11 15:28:41 -0500429 u32 msr;
430
431 /*
432 * We are changing interrupt offsets and are about to boot the OS so
433 * we need to make sure we disable all async interrupts. EE is already
434 * disabled by the time we get called.
435 */
436 msr = mfmsr();
437 msr &= ~(MSR_ME|MSR_CE|MSR_DE);
438 mtmsr(msr);
439
Kumar Galac24a9052009-08-14 13:37:54 -0500440 setup_ivors();
441}
Kumar Galaeb453df2010-04-20 10:21:25 -0500442
443#if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
444int sata_initialize(void)
445{
446 if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
447 return __sata_initialize();
448
449 return 1;
450}
451#endif