blob: fd7656e2ce24ca08f1ecba5d3b629980e6ea46c3 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diaz0e402d32019-01-30 16:01:49 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <platform_def.h>
8
Achin Gupta4f6ad662013-10-25 09:08:21 +01009#include <arch.h>
Dan Handley714a0d22014-04-09 13:13:04 +010010#include <asm_macros.S>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <bl31/ea_handle.h>
12#include <bl31/interrupt_mgmt.h>
13#include <common/runtime_svc.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010014#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/el3_runtime/cpu_data.h>
16#include <lib/smccc.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010017
18 .globl runtime_exceptions
Achin Gupta4f6ad662013-10-25 09:08:21 +010019
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000020 .globl sync_exception_sp_el0
21 .globl irq_sp_el0
22 .globl fiq_sp_el0
23 .globl serror_sp_el0
24
25 .globl sync_exception_sp_elx
26 .globl irq_sp_elx
27 .globl fiq_sp_elx
28 .globl serror_sp_elx
29
30 .globl sync_exception_aarch64
31 .globl irq_aarch64
32 .globl fiq_aarch64
33 .globl serror_aarch64
34
35 .globl sync_exception_aarch32
36 .globl irq_aarch32
37 .globl fiq_aarch32
38 .globl serror_aarch32
39
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +000040 /*
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010041 * Macro that prepares entry to EL3 upon taking an exception.
42 *
43 * With RAS_EXTENSION, this macro synchronizes pending errors with an ESB
44 * instruction. When an error is thus synchronized, the handling is
45 * delegated to platform EA handler.
46 *
47 * Without RAS_EXTENSION, this macro just saves x30, and unmasks
48 * Asynchronous External Aborts.
49 */
50 .macro check_and_unmask_ea
51#if RAS_EXTENSION
52 /* Synchronize pending External Aborts */
53 esb
54
55 /* Unmask the SError interrupt */
56 msr daifclr, #DAIF_ABT_BIT
57
58 /*
59 * Explicitly save x30 so as to free up a register and to enable
60 * branching
61 */
62 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
63
64 /* Check for SErrors synchronized by the ESB instruction */
65 mrs x30, DISR_EL1
66 tbz x30, #DISR_A_BIT, 1f
67
68 /* Save GP registers and restore them afterwards */
69 bl save_gp_registers
Alexei Fedorov503bbf32019-08-13 15:17:53 +010070
71 /*
72 * If Secure Cycle Counter is not disabled in MDCR_EL3
73 * when ARMv8.5-PMU is implemented, save PMCR_EL0 and
74 * disable all event counters and cycle counter.
75 */
76 bl save_pmcr_disable_pmu
77
Jeenu Viswambharane86a2472018-07-05 15:24:45 +010078 bl handle_lower_el_ea_esb
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010079 bl restore_gp_registers
80
811:
82#else
83 /* Unmask the SError interrupt */
84 msr daifclr, #DAIF_ABT_BIT
85
86 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
87#endif
88 .endm
89
Douglas Raillard0980eed2016-11-09 17:48:27 +000090 /* ---------------------------------------------------------------------
91 * This macro handles Synchronous exceptions.
92 * Only SMC exceptions are supported.
93 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +010094 */
95 .macro handle_sync_exception
dp-arm3cac7862016-09-19 11:18:44 +010096#if ENABLE_RUNTIME_INSTRUMENTATION
dp-arm3cac7862016-09-19 11:18:44 +010097 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +000098 * Read the timestamp value and store it in per-cpu data. The value
99 * will be extracted from per-cpu data by the C level SMC handler and
100 * saved to the PMF timestamp region.
dp-arm3cac7862016-09-19 11:18:44 +0100101 */
102 mrs x30, cntpct_el0
103 str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
104 mrs x29, tpidr_el3
105 str x30, [x29, #CPU_DATA_PMF_TS0_OFFSET]
106 ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
107#endif
108
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100109 mrs x30, esr_el3
110 ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
111
Douglas Raillard0980eed2016-11-09 17:48:27 +0000112 /* Handle SMC exceptions separately from other synchronous exceptions */
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100113 cmp x30, #EC_AARCH32_SMC
114 b.eq smc_handler32
115
116 cmp x30, #EC_AARCH64_SMC
117 b.eq smc_handler64
118
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100119 /* Synchronous exceptions other than the above are assumed to be EA */
Julius Werner67ebde72017-07-27 14:59:34 -0700120 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100121 b enter_lower_el_sync_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100122 .endm
123
124
Douglas Raillard0980eed2016-11-09 17:48:27 +0000125 /* ---------------------------------------------------------------------
126 * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS
127 * interrupts.
128 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100129 */
130 .macro handle_interrupt_exception label
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000131
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100132 bl save_gp_registers
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000133
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100134 /*
135 * If Secure Cycle Counter is not disabled in MDCR_EL3
136 * when ARMv8.5-PMU is implemented, save PMCR_EL0 and
137 * disable all event counters and cycle counter.
138 */
139 bl save_pmcr_disable_pmu
140
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000141 /* Save ARMv8.3-PAuth registers and load firmware key */
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000142#if CTX_INCLUDE_PAUTH_REGS
143 bl pauth_context_save
144#endif
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000145#if ENABLE_PAUTH
146 bl pauth_load_bl_apiakey
147#endif
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000148
Douglas Raillard0980eed2016-11-09 17:48:27 +0000149 /* Save the EL3 system registers needed to return from this exception */
Achin Gupta979992e2015-05-13 17:57:18 +0100150 mrs x0, spsr_el3
151 mrs x1, elr_el3
152 stp x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
153
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100154 /* Switch to the runtime stack i.e. SP_EL0 */
155 ldr x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
156 mov x20, sp
157 msr spsel, #0
158 mov sp, x2
159
160 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000161 * Find out whether this is a valid interrupt type.
162 * If the interrupt controller reports a spurious interrupt then return
163 * to where we came from.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100164 */
Dan Handley701fea72014-05-27 16:17:21 +0100165 bl plat_ic_get_pending_interrupt_type
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100166 cmp x0, #INTR_TYPE_INVAL
167 b.eq interrupt_exit_\label
168
169 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000170 * Get the registered handler for this interrupt type.
171 * A NULL return value could be 'cause of the following conditions:
Achin Gupta979992e2015-05-13 17:57:18 +0100172 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000173 * a. An interrupt of a type was routed correctly but a handler for its
174 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100175 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000176 * b. An interrupt of a type was not routed correctly so a handler for
177 * its type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100178 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000179 * c. An interrupt of a type was routed correctly to EL3, but was
180 * deasserted before its pending state could be read. Another
181 * interrupt of a different type pended at the same time and its
182 * type was reported as pending instead. However, a handler for this
183 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100184 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000185 * a. and b. can only happen due to a programming error. The
186 * occurrence of c. could be beyond the control of Trusted Firmware.
187 * It makes sense to return from this exception instead of reporting an
188 * error.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100189 */
190 bl get_interrupt_type_handler
Achin Gupta979992e2015-05-13 17:57:18 +0100191 cbz x0, interrupt_exit_\label
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100192 mov x21, x0
193
194 mov x0, #INTR_ID_UNAVAILABLE
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100195
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100196 /* Set the current security state in the 'flags' parameter */
197 mrs x2, scr_el3
198 ubfx x1, x2, #0, #1
199
200 /* Restore the reference to the 'handle' i.e. SP_EL3 */
201 mov x2, x20
202
Douglas Raillard0980eed2016-11-09 17:48:27 +0000203 /* x3 will point to a cookie (not used now) */
Soby Mathew799f0ab2014-05-27 16:54:31 +0100204 mov x3, xzr
205
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100206 /* Call the interrupt type handler */
207 blr x21
208
209interrupt_exit_\label:
210 /* Return from exception, possibly in a different security state */
211 b el3_exit
212
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100213 .endm
214
215
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100216vector_base runtime_exceptions
217
Douglas Raillard0980eed2016-11-09 17:48:27 +0000218 /* ---------------------------------------------------------------------
219 * Current EL with SP_EL0 : 0x0 - 0x200
220 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100221 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100222vector_entry sync_exception_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000223 /* We don't expect any synchronous exceptions from EL3 */
Julius Werner67ebde72017-07-27 14:59:34 -0700224 b report_unhandled_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100225end_vector_entry sync_exception_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100226
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100227vector_entry irq_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000228 /*
229 * EL3 code is non-reentrant. Any asynchronous exception is a serious
230 * error. Loop infinitely.
231 */
Julius Werner67ebde72017-07-27 14:59:34 -0700232 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100233end_vector_entry irq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100234
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100235
236vector_entry fiq_sp_el0
Julius Werner67ebde72017-07-27 14:59:34 -0700237 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100238end_vector_entry fiq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100239
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100240
241vector_entry serror_sp_el0
Jeenu Viswambharan911fcc92018-07-06 16:50:06 +0100242 no_ret plat_handle_el3_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100243end_vector_entry serror_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100244
Douglas Raillard0980eed2016-11-09 17:48:27 +0000245 /* ---------------------------------------------------------------------
246 * Current EL with SP_ELx: 0x200 - 0x400
247 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100248 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100249vector_entry sync_exception_sp_elx
Douglas Raillard0980eed2016-11-09 17:48:27 +0000250 /*
251 * This exception will trigger if anything went wrong during a previous
252 * exception entry or exit or while handling an earlier unexpected
253 * synchronous exception. There is a high probability that SP_EL3 is
254 * corrupted.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000255 */
Julius Werner67ebde72017-07-27 14:59:34 -0700256 b report_unhandled_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100257end_vector_entry sync_exception_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100258
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100259vector_entry irq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700260 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100261end_vector_entry irq_sp_elx
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000262
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100263vector_entry fiq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700264 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100265end_vector_entry fiq_sp_elx
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000266
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100267vector_entry serror_sp_elx
Jeenu Viswambharan911fcc92018-07-06 16:50:06 +0100268 no_ret plat_handle_el3_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100269end_vector_entry serror_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100270
Douglas Raillard0980eed2016-11-09 17:48:27 +0000271 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100272 * Lower EL using AArch64 : 0x400 - 0x600
Douglas Raillard0980eed2016-11-09 17:48:27 +0000273 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100274 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100275vector_entry sync_exception_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000276 /*
277 * This exception vector will be the entry point for SMCs and traps
278 * that are unhandled at lower ELs most commonly. SP_EL3 should point
279 * to a valid cpu context where the general purpose and system register
280 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000281 */
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100282 check_and_unmask_ea
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000283 handle_sync_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100284end_vector_entry sync_exception_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100285
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100286vector_entry irq_aarch64
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100287 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100288 handle_interrupt_exception irq_aarch64
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100289end_vector_entry irq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100290
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100291vector_entry fiq_aarch64
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100292 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100293 handle_interrupt_exception fiq_aarch64
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100294end_vector_entry fiq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100295
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100296vector_entry serror_aarch64
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000297 msr daifclr, #DAIF_ABT_BIT
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100298 b enter_lower_el_async_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100299end_vector_entry serror_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100300
Douglas Raillard0980eed2016-11-09 17:48:27 +0000301 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100302 * Lower EL using AArch32 : 0x600 - 0x800
Douglas Raillard0980eed2016-11-09 17:48:27 +0000303 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100304 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100305vector_entry sync_exception_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000306 /*
307 * This exception vector will be the entry point for SMCs and traps
308 * that are unhandled at lower ELs most commonly. SP_EL3 should point
309 * to a valid cpu context where the general purpose and system register
310 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000311 */
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100312 check_and_unmask_ea
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000313 handle_sync_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100314end_vector_entry sync_exception_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100315
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100316vector_entry irq_aarch32
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100317 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100318 handle_interrupt_exception irq_aarch32
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100319end_vector_entry irq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100320
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100321vector_entry fiq_aarch32
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100322 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100323 handle_interrupt_exception fiq_aarch32
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100324end_vector_entry fiq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100325
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100326vector_entry serror_aarch32
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000327 msr daifclr, #DAIF_ABT_BIT
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100328 b enter_lower_el_async_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100329end_vector_entry serror_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000330
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100331 /* ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000332 * The following code handles secure monitor calls.
Douglas Raillard0980eed2016-11-09 17:48:27 +0000333 * Depending upon the execution state from where the SMC has been
334 * invoked, it frees some general purpose registers to perform the
335 * remaining tasks. They involve finding the runtime service handler
336 * that is the target of the SMC & switching to runtime stacks (SP_EL0)
337 * before calling the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000338 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000339 * Note that x30 has been explicitly saved and can be used here
340 * ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000341 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000342func smc_handler
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000343smc_handler32:
344 /* Check whether aarch32 issued an SMC64 */
345 tbnz x0, #FUNCID_CC_SHIFT, smc_prohibited
346
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000347smc_handler64:
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000348 /* NOTE: The code below must preserve x0-x4 */
349
350 /* Save general purpose registers */
351 bl save_gp_registers
352
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100353 /*
354 * If Secure Cycle Counter is not disabled in MDCR_EL3
355 * when ARMv8.5-PMU is implemented, save PMCR_EL0 and
356 * disable all event counters and cycle counter.
357 */
358 bl save_pmcr_disable_pmu
359
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000360 /* Save ARMv8.3-PAuth registers and load firmware key */
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000361#if CTX_INCLUDE_PAUTH_REGS
362 bl pauth_context_save
363#endif
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000364#if ENABLE_PAUTH
365 bl pauth_load_bl_apiakey
366#endif
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000367
Douglas Raillard0980eed2016-11-09 17:48:27 +0000368 /*
369 * Populate the parameters for the SMC handler.
370 * We already have x0-x4 in place. x5 will point to a cookie (not used
371 * now). x6 will point to the context structure (SP_EL3) and x7 will
Dimitris Papastamos04159512018-01-22 11:53:04 +0000372 * contain flags we need to pass to the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000373 */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000374 mov x5, xzr
375 mov x6, sp
376
Douglas Raillard0980eed2016-11-09 17:48:27 +0000377 /*
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100378 * Restore the saved C runtime stack value which will become the new
379 * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context'
380 * structure prior to the last ERET from EL3.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000381 */
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100382 ldr x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
383
384 /* Switch to SP_EL0 */
385 msr spsel, #0
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000386
Douglas Raillard0980eed2016-11-09 17:48:27 +0000387 /*
388 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there is a world
389 * switch during SMC handling.
390 * TODO: Revisit if all system registers can be saved later.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000391 */
392 mrs x16, spsr_el3
393 mrs x17, elr_el3
394 mrs x18, scr_el3
395 stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
Achin Guptae1aa5162014-06-26 09:58:52 +0100396 str x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000397
398 /* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
399 bfi x7, x18, #0, #1
400
401 mov sp, x12
402
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500403 /* Get the unique owning entity number */
404 ubfx x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
405 ubfx x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
406 orr x16, x16, x15, lsl #FUNCID_OEN_WIDTH
407
408 /* Load descriptor index from array of indices */
409 adr x14, rt_svc_descs_indices
410 ldrb w15, [x14, x16]
411
412 /* Any index greater than 127 is invalid. Check bit 7. */
413 tbnz w15, 7, smc_unknown
414
Douglas Raillard0980eed2016-11-09 17:48:27 +0000415 /*
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500416 * Get the descriptor using the index
417 * x11 = (base + off), w15 = index
418 *
419 * handler = (base + off) + (index << log2(size))
420 */
421 adr x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
422 lsl w10, w15, #RT_SVC_SIZE_LOG2
423 ldr x15, [x11, w10, uxtw]
424
425 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000426 * Call the Secure Monitor Call handler and then drop directly into
427 * el3_exit() which will program any remaining architectural state
428 * prior to issuing the ERET to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000429 */
430#if DEBUG
431 cbz x15, rt_svc_fw_critical_error
432#endif
433 blr x15
434
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100435 b el3_exit
Achin Gupta4f6ad662013-10-25 09:08:21 +0100436
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000437smc_unknown:
438 /*
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500439 * Unknown SMC call. Populate return value with SMC_UNK and call
440 * el3_exit() which will restore the remaining architectural state
441 * i.e., SYS, GP and PAuth registers(if any) prior to issuing the ERET
442 * to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000443 */
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000444 mov x0, #SMC_UNK
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500445 str x0, [x6, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
446 b el3_exit
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000447
448smc_prohibited:
Soby Mathew6c5192a2014-04-30 15:36:37 +0100449 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000450 mov x0, #SMC_UNK
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000451 eret
452
453rt_svc_fw_critical_error:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000454 /* Switch to SP_ELx */
455 msr spsel, #1
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000456 no_ret report_unhandled_exception
Kévin Petita877c252015-03-24 14:03:57 +0000457endfunc smc_handler