blob: e8bce5e05519cf4822c481472e2e84ba07c5a1a8 [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Varun Wadekar4538bfc2019-01-02 17:53:15 -08002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekar1b0c1242018-05-15 11:24:59 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05304 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05306 */
7
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00008#ifndef TEGRA_DEF_H
9#define TEGRA_DEF_H
Varun Wadekarb316e242015-05-19 16:48:04 +053010
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <lib/utils_def.h>
Varun Wadekar761ca732017-04-24 14:17:12 -070012
Varun Wadekarb316e242015-05-19 16:48:04 +053013/*******************************************************************************
Varun Wadekar81b13832015-07-03 16:31:28 +053014 * Power down state IDs
15 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070016#define PSTATE_ID_CORE_POWERDN U(7)
17#define PSTATE_ID_CLUSTER_IDLE U(16)
Varun Wadekar761ca732017-04-24 14:17:12 -070018#define PSTATE_ID_SOC_POWERDN U(27)
Varun Wadekar81b13832015-07-03 16:31:28 +053019
20/*******************************************************************************
21 * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND`
22 * call as the `state-id` field in the 'power state' parameter.
23 ******************************************************************************/
24#define PLAT_SYS_SUSPEND_STATE_ID PSTATE_ID_SOC_POWERDN
25
26/*******************************************************************************
Varun Wadekar3ce54992016-01-19 13:55:19 -080027 * Platform power states (used by PSCI framework)
28 *
29 * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
30 * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
31 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070032#define PLAT_MAX_RET_STATE U(1)
33#define PLAT_MAX_OFF_STATE (PSTATE_ID_SOC_POWERDN + U(1))
Varun Wadekar3ce54992016-01-19 13:55:19 -080034
35/*******************************************************************************
Steven Kao0cb8b332018-02-09 20:50:02 +080036 * Chip specific page table and MMU setup constants
37 ******************************************************************************/
38#define PLAT_PHY_ADDR_SPACE_SIZE (ULL(1) << 35)
39#define PLAT_VIRT_ADDR_SPACE_SIZE (ULL(1) << 35)
40
41/*******************************************************************************
Varun Wadekar8c6517d2018-03-19 15:19:28 -070042 * SC7 entry firmware's header size
43 ******************************************************************************/
44#define SC7ENTRY_FW_HEADER_SIZE_BYTES U(0x400)
45
46/*******************************************************************************
Varun Wadekara6a357f2017-05-05 09:20:59 -070047 * iRAM memory constants
48 ******************************************************************************/
Varun Wadekarf07d6de2018-02-27 14:33:57 -080049#define TEGRA_IRAM_BASE U(0x40000000)
Varun Wadekardae27962018-03-05 10:19:37 -080050#define TEGRA_IRAM_A_SIZE U(0x10000) /* 64KB */
Varun Wadekarf07d6de2018-02-27 14:33:57 -080051#define TEGRA_IRAM_SIZE U(40000) /* 256KB */
Varun Wadekara6a357f2017-05-05 09:20:59 -070052
53/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053054 * GIC memory map
55 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070056#define TEGRA_GICD_BASE U(0x50041000)
57#define TEGRA_GICC_BASE U(0x50042000)
Varun Wadekarb316e242015-05-19 16:48:04 +053058
59/*******************************************************************************
Varun Wadekar4538bfc2019-01-02 17:53:15 -080060 * Secure IRQ definitions
61 ******************************************************************************/
62#define TEGRA210_WDT_CPU_LEGACY_FIQ U(28)
63
64/*******************************************************************************
Varun Wadekarbc787442015-07-27 13:00:50 +053065 * Tegra Memory Select Switch Controller constants
66 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070067#define TEGRA_MSELECT_BASE U(0x50060000)
Varun Wadekarbc787442015-07-27 13:00:50 +053068
Varun Wadekar761ca732017-04-24 14:17:12 -070069#define MSELECT_CONFIG U(0x0)
70#define ENABLE_WRAP_INCR_MASTER2_BIT (U(1) << U(29))
71#define ENABLE_WRAP_INCR_MASTER1_BIT (U(1) << U(28))
72#define ENABLE_WRAP_INCR_MASTER0_BIT (U(1) << U(27))
73#define UNSUPPORTED_TX_ERR_MASTER2_BIT (U(1) << U(25))
74#define UNSUPPORTED_TX_ERR_MASTER1_BIT (U(1) << U(24))
Varun Wadekarbc787442015-07-27 13:00:50 +053075#define ENABLE_UNSUP_TX_ERRORS (UNSUPPORTED_TX_ERR_MASTER2_BIT | \
76 UNSUPPORTED_TX_ERR_MASTER1_BIT)
77#define ENABLE_WRAP_TO_INCR_BURSTS (ENABLE_WRAP_INCR_MASTER2_BIT | \
78 ENABLE_WRAP_INCR_MASTER1_BIT | \
79 ENABLE_WRAP_INCR_MASTER0_BIT)
80
81/*******************************************************************************
Varun Wadekara6a357f2017-05-05 09:20:59 -070082 * Tegra Resource Semaphore constants
83 ******************************************************************************/
84#define TEGRA_RES_SEMA_BASE 0x60001000UL
85#define STA_OFFSET 0UL
86#define SET_OFFSET 4UL
87#define CLR_OFFSET 8UL
88
89/*******************************************************************************
90 * Tegra Primary Interrupt Controller constants
91 ******************************************************************************/
92#define TEGRA_PRI_ICTLR_BASE 0x60004000UL
93#define CPU_IEP_FIR_SET 0x18UL
94
95/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053096 * Tegra micro-seconds timer constants
97 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070098#define TEGRA_TMRUS_BASE U(0x60005010)
99#define TEGRA_TMRUS_SIZE U(0x1000)
Varun Wadekarb316e242015-05-19 16:48:04 +0530100
101/*******************************************************************************
102 * Tegra Clock and Reset Controller constants
103 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700104#define TEGRA_CAR_RESET_BASE U(0x60006000)
Varun Wadekardae27962018-03-05 10:19:37 -0800105#define TEGRA_BOND_OUT_H U(0x74)
106#define APB_DMA_LOCK_BIT (U(1) << 2)
107#define AHB_DMA_LOCK_BIT (U(1) << 1)
108#define TEGRA_BOND_OUT_U U(0x78)
109#define IRAM_D_LOCK_BIT (U(1) << 23)
110#define IRAM_C_LOCK_BIT (U(1) << 22)
111#define IRAM_B_LOCK_BIT (U(1) << 21)
Varun Wadekara59a7c52017-04-26 08:31:50 -0700112#define TEGRA_GPU_RESET_REG_OFFSET U(0x28C)
Jeetesh Burman48fef882018-01-22 15:40:08 +0530113#define TEGRA_GPU_RESET_GPU_SET_OFFSET U(0x290)
Varun Wadekara59a7c52017-04-26 08:31:50 -0700114#define GPU_RESET_BIT (U(1) << 24)
Jeetesh Burman48fef882018-01-22 15:40:08 +0530115#define GPU_SET_BIT (U(1) << 24)
Varun Wadekardae27962018-03-05 10:19:37 -0800116#define TEGRA_RST_DEV_SET_Y U(0x2a8)
117#define NVENC_RESET_BIT (U(1) << 27)
118#define TSECB_RESET_BIT (U(1) << 14)
119#define APE_RESET_BIT (U(1) << 6)
120#define NVJPG_RESET_BIT (U(1) << 3)
121#define NVDEC_RESET_BIT (U(1) << 2)
122#define TEGRA_RST_DEV_SET_L U(0x300)
123#define HOST1X_RESET_BIT (U(1) << 28)
124#define ISP_RESET_BIT (U(1) << 23)
125#define USBD_RESET_BIT (U(1) << 22)
126#define VI_RESET_BIT (U(1) << 20)
127#define SDMMC4_RESET_BIT (U(1) << 15)
128#define SDMMC1_RESET_BIT (U(1) << 14)
129#define SDMMC2_RESET_BIT (U(1) << 9)
130#define TEGRA_RST_DEV_SET_H U(0x308)
131#define USB2_RESET_BIT (U(1) << 26)
132#define APBDMA_RESET_BIT (U(1) << 2)
133#define AHBDMA_RESET_BIT (U(1) << 1)
134#define TEGRA_RST_DEV_SET_U U(0x310)
135#define XUSB_DEV_RESET_BIT (U(1) << 31)
136#define XUSB_HOST_RESET_BIT (U(1) << 25)
137#define TSEC_RESET_BIT (U(1) << 19)
138#define PCIE_RESET_BIT (U(1) << 6)
139#define SDMMC3_RESET_BIT (U(1) << 5)
140#define TEGRA_RST_DEVICES_V U(0x358)
141#define TEGRA_RST_DEVICES_W U(0x35C)
142#define ENTROPY_CLK_ENB_BIT (U(1) << 21)
143#define TEGRA_CLK_OUT_ENB_V U(0x360)
144#define SE_CLK_ENB_BIT (U(1) << 31)
145#define TEGRA_CLK_OUT_ENB_W U(0x364)
146#define ENTROPY_RESET_BIT (U(1) << 21)
Harvey Hsieh1dbd19c2018-04-10 18:16:51 +0800147#define TEGRA_CLK_RST_CTL_CLK_SRC_SE U(0x42C)
148#define SE_CLK_SRC_MASK (U(7) << 29)
149#define SE_CLK_SRC_CLK_M (U(6) << 29)
Varun Wadekardae27962018-03-05 10:19:37 -0800150#define TEGRA_RST_DEV_SET_V U(0x430)
151#define SE_RESET_BIT (U(1) << 31)
152#define HDA_RESET_BIT (U(1) << 29)
153#define SATA_RESET_BIT (U(1) << 28)
Varun Wadekara6a357f2017-05-05 09:20:59 -0700154#define TEGRA_RST_DEV_CLR_V U(0x434)
155#define TEGRA_CLK_ENB_V U(0x440)
Varun Wadekarb316e242015-05-19 16:48:04 +0530156
157/*******************************************************************************
158 * Tegra Flow Controller constants
159 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700160#define TEGRA_FLOWCTRL_BASE U(0x60007000)
Varun Wadekarb316e242015-05-19 16:48:04 +0530161
162/*******************************************************************************
Marvin Hsu21eea972017-04-11 11:00:48 +0800163 * Tegra AHB arbitration controller
164 ******************************************************************************/
165#define TEGRA_AHB_ARB_BASE 0x6000C000UL
166
167/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530168 * Tegra Secure Boot Controller constants
169 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700170#define TEGRA_SB_BASE U(0x6000C200)
Varun Wadekarb316e242015-05-19 16:48:04 +0530171
172/*******************************************************************************
173 * Tegra Exception Vectors constants
174 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700175#define TEGRA_EVP_BASE U(0x6000F000)
Varun Wadekarb316e242015-05-19 16:48:04 +0530176
177/*******************************************************************************
Varun Wadekar28dcc212016-07-20 10:28:51 -0700178 * Tegra Miscellaneous register constants
179 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700180#define TEGRA_MISC_BASE U(0x70000000)
181#define HARDWARE_REVISION_OFFSET U(0x804)
Varun Wadekara8c61ac2018-03-12 15:11:55 -0700182#define APB_SLAVE_SECURITY_ENABLE U(0xC00)
183#define PMC_SECURITY_EN_BIT (U(1) << 13)
Varun Wadekarba313282018-02-13 20:31:12 -0800184#define PINMUX_AUX_DVFS_PWM U(0x3184)
185#define PINMUX_PWM_TRISTATE (U(1) << 4)
Varun Wadekar28dcc212016-07-20 10:28:51 -0700186
187/*******************************************************************************
Varun Wadekard2014c62015-10-29 10:37:28 +0530188 * Tegra UART controller base addresses
189 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700190#define TEGRA_UARTA_BASE U(0x70006000)
191#define TEGRA_UARTB_BASE U(0x70006040)
192#define TEGRA_UARTC_BASE U(0x70006200)
193#define TEGRA_UARTD_BASE U(0x70006300)
194#define TEGRA_UARTE_BASE U(0x70006400)
Varun Wadekard2014c62015-10-29 10:37:28 +0530195
196/*******************************************************************************
Marvin Hsu40d3a672017-04-11 11:00:48 +0800197 * Tegra Fuse Controller related constants
198 ******************************************************************************/
199#define TEGRA_FUSE_BASE 0x7000F800UL
200#define FUSE_BOOT_SECURITY_INFO 0x268UL
201#define FUSE_ATOMIC_SAVE_CARVEOUT_EN (0x1U << 7)
Samuel Payne69b0e4a2017-06-15 21:12:45 -0700202#define FUSE_JTAG_SECUREID_VALID (0x104UL)
203#define ECID_VALID (0x1UL)
Marvin Hsu40d3a672017-04-11 11:00:48 +0800204
205
206/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530207 * Tegra Power Mgmt Controller constants
208 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700209#define TEGRA_PMC_BASE U(0x7000E400)
kalyani chidambarama1ad9b72018-03-06 16:36:57 -0800210#define TEGRA_PMC_SIZE U(0xC00) /* 3k */
Varun Wadekarb316e242015-05-19 16:48:04 +0530211
212/*******************************************************************************
Varun Wadekara6a357f2017-05-05 09:20:59 -0700213 * Tegra Atomics constants
214 ******************************************************************************/
215#define TEGRA_ATOMICS_BASE 0x70016000UL
216#define TRIGGER0_REG_OFFSET 0UL
217#define TRIGGER_WIDTH_SHIFT 4UL
218#define TRIGGER_ID_SHIFT 16UL
219#define RESULT0_REG_OFFSET 0xC00UL
220
221/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530222 * Tegra Memory Controller constants
223 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700224#define TEGRA_MC_BASE U(0x70019000)
Varun Wadekarb316e242015-05-19 16:48:04 +0530225
Harvey Hsieh359be952017-08-21 15:01:53 +0800226/* Memory Controller Interrupt Status */
227#define MC_INTSTATUS 0x00U
228
Varun Wadekar64443ca2016-12-12 16:14:57 -0800229/* TZDRAM carveout configuration registers */
Varun Wadekar761ca732017-04-24 14:17:12 -0700230#define MC_SECURITY_CFG0_0 U(0x70)
231#define MC_SECURITY_CFG1_0 U(0x74)
232#define MC_SECURITY_CFG3_0 U(0x9BC)
Varun Wadekar64443ca2016-12-12 16:14:57 -0800233
234/* Video Memory carveout configuration registers */
Varun Wadekar761ca732017-04-24 14:17:12 -0700235#define MC_VIDEO_PROTECT_BASE_HI U(0x978)
236#define MC_VIDEO_PROTECT_BASE_LO U(0x648)
237#define MC_VIDEO_PROTECT_SIZE_MB U(0x64c)
Varun Wadekar64443ca2016-12-12 16:14:57 -0800238
Samuel Payneae1e0792017-06-12 16:38:23 -0700239/* SMMU configuration registers*/
Anthony Zhou0e07e452017-07-26 17:16:54 +0800240#define MC_SMMU_PPCS_ASID_0 0x270U
Samuel Payneae1e0792017-06-12 16:38:23 -0700241#define PPCS_SMMU_ENABLE (0x1U << 31)
242
Varun Wadekar0dc91812015-12-30 15:06:41 -0800243/*******************************************************************************
Varun Wadekarba313282018-02-13 20:31:12 -0800244 * Tegra CLDVFS constants
245 ******************************************************************************/
246#define TEGRA_CL_DVFS_BASE U(0x70110000)
247#define DVFS_DFLL_CTRL U(0x00)
248#define ENABLE_OPEN_LOOP U(1)
249#define ENABLE_CLOSED_LOOP U(2)
250#define DVFS_DFLL_OUTPUT_CFG U(0x20)
251#define DFLL_OUTPUT_CFG_I2C_EN_BIT (U(1) << 30)
252#define DFLL_OUTPUT_CFG_CLK_EN_BIT (U(1) << 6)
253
254/*******************************************************************************
Marvin Hsu21eea972017-04-11 11:00:48 +0800255 * Tegra SE constants
256 ******************************************************************************/
257#define TEGRA_SE1_BASE U(0x70012000)
258#define TEGRA_SE2_BASE U(0x70412000)
259#define TEGRA_PKA1_BASE U(0x70420000)
260#define TEGRA_SE2_RANGE_SIZE U(0x2000)
261#define SE_TZRAM_SECURITY U(0x4)
262
263/*******************************************************************************
Varun Wadekar0dc91812015-12-30 15:06:41 -0800264 * Tegra TZRAM constants
265 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700266#define TEGRA_TZRAM_BASE U(0x7C010000)
267#define TEGRA_TZRAM_SIZE U(0x10000)
Varun Wadekar0dc91812015-12-30 15:06:41 -0800268
Marvin Hsu40d3a672017-04-11 11:00:48 +0800269/*******************************************************************************
270 * Tegra TZRAM carveout constants
271 ******************************************************************************/
272#define TEGRA_TZRAM_CARVEOUT_BASE U(0x7C04C000)
273#define TEGRA_TZRAM_CARVEOUT_SIZE U(0x4000)
274
Varun Wadekar1b0c1242018-05-15 11:24:59 -0700275/*******************************************************************************
276 * Tegra DRAM memory base address
277 ******************************************************************************/
278#define TEGRA_DRAM_BASE ULL(0x80000000)
279#define TEGRA_DRAM_END ULL(0x27FFFFFFF)
280
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000281#endif /* TEGRA_DEF_H */