blob: 2c73408777c6ff47a2d1471867c31ea5997da035 [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Varun Wadekar0dc91812015-12-30 15:06:41 -08002 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __TEGRA_DEF_H__
32#define __TEGRA_DEF_H__
33
34#include <platform_def.h>
35
36/*******************************************************************************
Varun Wadekar81b13832015-07-03 16:31:28 +053037 * Power down state IDs
38 ******************************************************************************/
39#define PSTATE_ID_CORE_POWERDN 7
40#define PSTATE_ID_CLUSTER_IDLE 16
41#define PSTATE_ID_CLUSTER_POWERDN 17
42#define PSTATE_ID_SOC_POWERDN 27
43
44/*******************************************************************************
45 * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND`
46 * call as the `state-id` field in the 'power state' parameter.
47 ******************************************************************************/
48#define PLAT_SYS_SUSPEND_STATE_ID PSTATE_ID_SOC_POWERDN
49
50/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053051 * GIC memory map
52 ******************************************************************************/
53#define TEGRA_GICD_BASE 0x50041000
54#define TEGRA_GICC_BASE 0x50042000
55
56/*******************************************************************************
Varun Wadekarbc787442015-07-27 13:00:50 +053057 * Tegra Memory Select Switch Controller constants
58 ******************************************************************************/
59#define TEGRA_MSELECT_BASE 0x50060000
60
61#define MSELECT_CONFIG 0x0
62#define ENABLE_WRAP_INCR_MASTER2_BIT (1 << 29)
63#define ENABLE_WRAP_INCR_MASTER1_BIT (1 << 28)
64#define ENABLE_WRAP_INCR_MASTER0_BIT (1 << 27)
65#define UNSUPPORTED_TX_ERR_MASTER2_BIT (1 << 25)
66#define UNSUPPORTED_TX_ERR_MASTER1_BIT (1 << 24)
67#define ENABLE_UNSUP_TX_ERRORS (UNSUPPORTED_TX_ERR_MASTER2_BIT | \
68 UNSUPPORTED_TX_ERR_MASTER1_BIT)
69#define ENABLE_WRAP_TO_INCR_BURSTS (ENABLE_WRAP_INCR_MASTER2_BIT | \
70 ENABLE_WRAP_INCR_MASTER1_BIT | \
71 ENABLE_WRAP_INCR_MASTER0_BIT)
72
73/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053074 * Tegra micro-seconds timer constants
75 ******************************************************************************/
76#define TEGRA_TMRUS_BASE 0x60005010
77
78/*******************************************************************************
79 * Tegra Clock and Reset Controller constants
80 ******************************************************************************/
81#define TEGRA_CAR_RESET_BASE 0x60006000
82
83/*******************************************************************************
84 * Tegra Flow Controller constants
85 ******************************************************************************/
86#define TEGRA_FLOWCTRL_BASE 0x60007000
87
88/*******************************************************************************
89 * Tegra Secure Boot Controller constants
90 ******************************************************************************/
91#define TEGRA_SB_BASE 0x6000C200
92
93/*******************************************************************************
94 * Tegra Exception Vectors constants
95 ******************************************************************************/
96#define TEGRA_EVP_BASE 0x6000F000
97
98/*******************************************************************************
Varun Wadekard2014c62015-10-29 10:37:28 +053099 * Tegra UART controller base addresses
100 ******************************************************************************/
101#define TEGRA_UARTA_BASE 0x70006000
102#define TEGRA_UARTB_BASE 0x70006040
103#define TEGRA_UARTC_BASE 0x70006200
104#define TEGRA_UARTD_BASE 0x70006300
105#define TEGRA_UARTE_BASE 0x70006400
106
107/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530108 * Tegra Power Mgmt Controller constants
109 ******************************************************************************/
110#define TEGRA_PMC_BASE 0x7000E400
111
112/*******************************************************************************
113 * Tegra Memory Controller constants
114 ******************************************************************************/
115#define TEGRA_MC_BASE 0x70019000
116
Varun Wadekar0dc91812015-12-30 15:06:41 -0800117/*******************************************************************************
118 * Tegra TZRAM constants
119 ******************************************************************************/
120#define TEGRA_TZRAM_BASE 0x7C010000
121#define TEGRA_TZRAM_SIZE 0x10000
122
Varun Wadekarb316e242015-05-19 16:48:04 +0530123#endif /* __TEGRA_DEF_H__ */