blob: 5565c7288ab37741f6cd26c978d30b547a1e432f [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Steven Kao4d160ac2016-12-23 16:05:13 +08002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef TEGRA_DEF_H
8#define TEGRA_DEF_H
Varun Wadekarb316e242015-05-19 16:48:04 +05309
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
Varun Wadekar761ca732017-04-24 14:17:12 -070011
Varun Wadekarb316e242015-05-19 16:48:04 +053012/*******************************************************************************
Varun Wadekar81b13832015-07-03 16:31:28 +053013 * Power down state IDs
14 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070015#define PSTATE_ID_CORE_POWERDN U(7)
16#define PSTATE_ID_CLUSTER_IDLE U(16)
17#define PSTATE_ID_CLUSTER_POWERDN U(17)
18#define PSTATE_ID_SOC_POWERDN U(27)
Varun Wadekar81b13832015-07-03 16:31:28 +053019
20/*******************************************************************************
21 * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND`
22 * call as the `state-id` field in the 'power state' parameter.
23 ******************************************************************************/
24#define PLAT_SYS_SUSPEND_STATE_ID PSTATE_ID_SOC_POWERDN
25
26/*******************************************************************************
Varun Wadekar3ce54992016-01-19 13:55:19 -080027 * Platform power states (used by PSCI framework)
28 *
29 * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
30 * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
31 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070032#define PLAT_MAX_RET_STATE U(1)
33#define PLAT_MAX_OFF_STATE (PSTATE_ID_SOC_POWERDN + U(1))
Varun Wadekar3ce54992016-01-19 13:55:19 -080034
35/*******************************************************************************
Varun Wadekara6a357f2017-05-05 09:20:59 -070036 * iRAM memory constants
37 ******************************************************************************/
38#define TEGRA_IRAMA_BASE 0x40000000
39#define TEGRA_IRAMB_BASE 0x40010000
40
41/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053042 * GIC memory map
43 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070044#define TEGRA_GICD_BASE U(0x50041000)
45#define TEGRA_GICC_BASE U(0x50042000)
Varun Wadekarb316e242015-05-19 16:48:04 +053046
47/*******************************************************************************
Varun Wadekarbc787442015-07-27 13:00:50 +053048 * Tegra Memory Select Switch Controller constants
49 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070050#define TEGRA_MSELECT_BASE U(0x50060000)
Varun Wadekarbc787442015-07-27 13:00:50 +053051
Varun Wadekar761ca732017-04-24 14:17:12 -070052#define MSELECT_CONFIG U(0x0)
53#define ENABLE_WRAP_INCR_MASTER2_BIT (U(1) << U(29))
54#define ENABLE_WRAP_INCR_MASTER1_BIT (U(1) << U(28))
55#define ENABLE_WRAP_INCR_MASTER0_BIT (U(1) << U(27))
56#define UNSUPPORTED_TX_ERR_MASTER2_BIT (U(1) << U(25))
57#define UNSUPPORTED_TX_ERR_MASTER1_BIT (U(1) << U(24))
Varun Wadekarbc787442015-07-27 13:00:50 +053058#define ENABLE_UNSUP_TX_ERRORS (UNSUPPORTED_TX_ERR_MASTER2_BIT | \
59 UNSUPPORTED_TX_ERR_MASTER1_BIT)
60#define ENABLE_WRAP_TO_INCR_BURSTS (ENABLE_WRAP_INCR_MASTER2_BIT | \
61 ENABLE_WRAP_INCR_MASTER1_BIT | \
62 ENABLE_WRAP_INCR_MASTER0_BIT)
63
64/*******************************************************************************
Varun Wadekara6a357f2017-05-05 09:20:59 -070065 * Tegra Resource Semaphore constants
66 ******************************************************************************/
67#define TEGRA_RES_SEMA_BASE 0x60001000UL
68#define STA_OFFSET 0UL
69#define SET_OFFSET 4UL
70#define CLR_OFFSET 8UL
71
72/*******************************************************************************
73 * Tegra Primary Interrupt Controller constants
74 ******************************************************************************/
75#define TEGRA_PRI_ICTLR_BASE 0x60004000UL
76#define CPU_IEP_FIR_SET 0x18UL
77
78/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053079 * Tegra micro-seconds timer constants
80 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070081#define TEGRA_TMRUS_BASE U(0x60005010)
82#define TEGRA_TMRUS_SIZE U(0x1000)
Varun Wadekarb316e242015-05-19 16:48:04 +053083
84/*******************************************************************************
85 * Tegra Clock and Reset Controller constants
86 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070087#define TEGRA_CAR_RESET_BASE U(0x60006000)
Varun Wadekara59a7c52017-04-26 08:31:50 -070088#define TEGRA_GPU_RESET_REG_OFFSET U(0x28C)
89#define GPU_RESET_BIT (U(1) << 24)
Varun Wadekara6a357f2017-05-05 09:20:59 -070090#define TEGRA_RST_DEV_CLR_V U(0x434)
91#define TEGRA_CLK_ENB_V U(0x440)
Varun Wadekarb316e242015-05-19 16:48:04 +053092
93/*******************************************************************************
94 * Tegra Flow Controller constants
95 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070096#define TEGRA_FLOWCTRL_BASE U(0x60007000)
Varun Wadekarb316e242015-05-19 16:48:04 +053097
98/*******************************************************************************
Marvin Hsu21eea972017-04-11 11:00:48 +080099 * Tegra AHB arbitration controller
100 ******************************************************************************/
101#define TEGRA_AHB_ARB_BASE 0x6000C000UL
102
103/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530104 * Tegra Secure Boot Controller constants
105 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700106#define TEGRA_SB_BASE U(0x6000C200)
Varun Wadekarb316e242015-05-19 16:48:04 +0530107
108/*******************************************************************************
109 * Tegra Exception Vectors constants
110 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700111#define TEGRA_EVP_BASE U(0x6000F000)
Varun Wadekarb316e242015-05-19 16:48:04 +0530112
113/*******************************************************************************
Varun Wadekar28dcc212016-07-20 10:28:51 -0700114 * Tegra Miscellaneous register constants
115 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700116#define TEGRA_MISC_BASE U(0x70000000)
117#define HARDWARE_REVISION_OFFSET U(0x804)
Varun Wadekar28dcc212016-07-20 10:28:51 -0700118
119/*******************************************************************************
Varun Wadekard2014c62015-10-29 10:37:28 +0530120 * Tegra UART controller base addresses
121 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700122#define TEGRA_UARTA_BASE U(0x70006000)
123#define TEGRA_UARTB_BASE U(0x70006040)
124#define TEGRA_UARTC_BASE U(0x70006200)
125#define TEGRA_UARTD_BASE U(0x70006300)
126#define TEGRA_UARTE_BASE U(0x70006400)
Varun Wadekard2014c62015-10-29 10:37:28 +0530127
128/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530129 * Tegra Power Mgmt Controller constants
130 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700131#define TEGRA_PMC_BASE U(0x7000E400)
Varun Wadekarb316e242015-05-19 16:48:04 +0530132
133/*******************************************************************************
Varun Wadekara6a357f2017-05-05 09:20:59 -0700134 * Tegra Atomics constants
135 ******************************************************************************/
136#define TEGRA_ATOMICS_BASE 0x70016000UL
137#define TRIGGER0_REG_OFFSET 0UL
138#define TRIGGER_WIDTH_SHIFT 4UL
139#define TRIGGER_ID_SHIFT 16UL
140#define RESULT0_REG_OFFSET 0xC00UL
141
142/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530143 * Tegra Memory Controller constants
144 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700145#define TEGRA_MC_BASE U(0x70019000)
Varun Wadekarb316e242015-05-19 16:48:04 +0530146
Varun Wadekar64443ca2016-12-12 16:14:57 -0800147/* TZDRAM carveout configuration registers */
Varun Wadekar761ca732017-04-24 14:17:12 -0700148#define MC_SECURITY_CFG0_0 U(0x70)
149#define MC_SECURITY_CFG1_0 U(0x74)
150#define MC_SECURITY_CFG3_0 U(0x9BC)
Varun Wadekar64443ca2016-12-12 16:14:57 -0800151
152/* Video Memory carveout configuration registers */
Varun Wadekar761ca732017-04-24 14:17:12 -0700153#define MC_VIDEO_PROTECT_BASE_HI U(0x978)
154#define MC_VIDEO_PROTECT_BASE_LO U(0x648)
155#define MC_VIDEO_PROTECT_SIZE_MB U(0x64c)
Varun Wadekar64443ca2016-12-12 16:14:57 -0800156
Varun Wadekar0dc91812015-12-30 15:06:41 -0800157/*******************************************************************************
Marvin Hsu21eea972017-04-11 11:00:48 +0800158 * Tegra SE constants
159 ******************************************************************************/
160#define TEGRA_SE1_BASE U(0x70012000)
161#define TEGRA_SE2_BASE U(0x70412000)
162#define TEGRA_PKA1_BASE U(0x70420000)
163#define TEGRA_SE2_RANGE_SIZE U(0x2000)
164#define SE_TZRAM_SECURITY U(0x4)
165
166/*******************************************************************************
Varun Wadekar0dc91812015-12-30 15:06:41 -0800167 * Tegra TZRAM constants
168 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700169#define TEGRA_TZRAM_BASE U(0x7C010000)
170#define TEGRA_TZRAM_SIZE U(0x10000)
Varun Wadekar0dc91812015-12-30 15:06:41 -0800171
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000172#endif /* TEGRA_DEF_H */