blob: 0285867aff59068ad8079de09104c7bc3646278a [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Steven Kao4d160ac2016-12-23 16:05:13 +08002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef TEGRA_DEF_H
8#define TEGRA_DEF_H
Varun Wadekarb316e242015-05-19 16:48:04 +05309
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
Varun Wadekar761ca732017-04-24 14:17:12 -070011
Varun Wadekarb316e242015-05-19 16:48:04 +053012/*******************************************************************************
Varun Wadekar81b13832015-07-03 16:31:28 +053013 * Power down state IDs
14 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070015#define PSTATE_ID_CORE_POWERDN U(7)
16#define PSTATE_ID_CLUSTER_IDLE U(16)
17#define PSTATE_ID_CLUSTER_POWERDN U(17)
18#define PSTATE_ID_SOC_POWERDN U(27)
Varun Wadekar81b13832015-07-03 16:31:28 +053019
20/*******************************************************************************
21 * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND`
22 * call as the `state-id` field in the 'power state' parameter.
23 ******************************************************************************/
24#define PLAT_SYS_SUSPEND_STATE_ID PSTATE_ID_SOC_POWERDN
25
26/*******************************************************************************
Varun Wadekar3ce54992016-01-19 13:55:19 -080027 * Platform power states (used by PSCI framework)
28 *
29 * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
30 * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
31 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070032#define PLAT_MAX_RET_STATE U(1)
33#define PLAT_MAX_OFF_STATE (PSTATE_ID_SOC_POWERDN + U(1))
Varun Wadekar3ce54992016-01-19 13:55:19 -080034
35/*******************************************************************************
Varun Wadekara6a357f2017-05-05 09:20:59 -070036 * iRAM memory constants
37 ******************************************************************************/
Varun Wadekar08554a62017-06-12 16:47:16 -070038#define TEGRA_IRAM_BASE 0x40000000
Varun Wadekara6a357f2017-05-05 09:20:59 -070039
40/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053041 * GIC memory map
42 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070043#define TEGRA_GICD_BASE U(0x50041000)
44#define TEGRA_GICC_BASE U(0x50042000)
Varun Wadekarb316e242015-05-19 16:48:04 +053045
46/*******************************************************************************
Varun Wadekarbc787442015-07-27 13:00:50 +053047 * Tegra Memory Select Switch Controller constants
48 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070049#define TEGRA_MSELECT_BASE U(0x50060000)
Varun Wadekarbc787442015-07-27 13:00:50 +053050
Varun Wadekar761ca732017-04-24 14:17:12 -070051#define MSELECT_CONFIG U(0x0)
52#define ENABLE_WRAP_INCR_MASTER2_BIT (U(1) << U(29))
53#define ENABLE_WRAP_INCR_MASTER1_BIT (U(1) << U(28))
54#define ENABLE_WRAP_INCR_MASTER0_BIT (U(1) << U(27))
55#define UNSUPPORTED_TX_ERR_MASTER2_BIT (U(1) << U(25))
56#define UNSUPPORTED_TX_ERR_MASTER1_BIT (U(1) << U(24))
Varun Wadekarbc787442015-07-27 13:00:50 +053057#define ENABLE_UNSUP_TX_ERRORS (UNSUPPORTED_TX_ERR_MASTER2_BIT | \
58 UNSUPPORTED_TX_ERR_MASTER1_BIT)
59#define ENABLE_WRAP_TO_INCR_BURSTS (ENABLE_WRAP_INCR_MASTER2_BIT | \
60 ENABLE_WRAP_INCR_MASTER1_BIT | \
61 ENABLE_WRAP_INCR_MASTER0_BIT)
62
63/*******************************************************************************
Varun Wadekara6a357f2017-05-05 09:20:59 -070064 * Tegra Resource Semaphore constants
65 ******************************************************************************/
66#define TEGRA_RES_SEMA_BASE 0x60001000UL
67#define STA_OFFSET 0UL
68#define SET_OFFSET 4UL
69#define CLR_OFFSET 8UL
70
71/*******************************************************************************
72 * Tegra Primary Interrupt Controller constants
73 ******************************************************************************/
74#define TEGRA_PRI_ICTLR_BASE 0x60004000UL
75#define CPU_IEP_FIR_SET 0x18UL
76
77/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053078 * Tegra micro-seconds timer constants
79 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070080#define TEGRA_TMRUS_BASE U(0x60005010)
81#define TEGRA_TMRUS_SIZE U(0x1000)
Varun Wadekarb316e242015-05-19 16:48:04 +053082
83/*******************************************************************************
84 * Tegra Clock and Reset Controller constants
85 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070086#define TEGRA_CAR_RESET_BASE U(0x60006000)
Varun Wadekara59a7c52017-04-26 08:31:50 -070087#define TEGRA_GPU_RESET_REG_OFFSET U(0x28C)
Jeetesh Burman48fef882018-01-22 15:40:08 +053088#define TEGRA_GPU_RESET_GPU_SET_OFFSET U(0x290)
Varun Wadekara59a7c52017-04-26 08:31:50 -070089#define GPU_RESET_BIT (U(1) << 24)
Jeetesh Burman48fef882018-01-22 15:40:08 +053090#define GPU_SET_BIT (U(1) << 24)
Varun Wadekara6a357f2017-05-05 09:20:59 -070091#define TEGRA_RST_DEV_CLR_V U(0x434)
92#define TEGRA_CLK_ENB_V U(0x440)
Varun Wadekarb316e242015-05-19 16:48:04 +053093
Samuel Payne1e6bed42017-06-12 10:15:43 -070094/* SE Clock Offsets */
95#define TEGRA_RST_DEVICES_V 0x358UL
96#define SE_RESET_BIT (0x1UL << 31)
97#define TEGRA_RST_DEVICES_W 0x35CUL
98#define ENTROPY_CLK_ENB_BIT (0x1UL << 21)
99#define TEGRA_CLK_OUT_ENB_V 0x360UL
100#define SE_CLK_ENB_BIT (0x1UL << 31)
101#define TEGRA_CLK_OUT_ENB_W 0x364UL
102#define ENTROPY_RESET_BIT (0x1UL << 21)
103
Varun Wadekarb316e242015-05-19 16:48:04 +0530104/*******************************************************************************
105 * Tegra Flow Controller constants
106 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700107#define TEGRA_FLOWCTRL_BASE U(0x60007000)
Varun Wadekarb316e242015-05-19 16:48:04 +0530108
109/*******************************************************************************
Marvin Hsu21eea972017-04-11 11:00:48 +0800110 * Tegra AHB arbitration controller
111 ******************************************************************************/
112#define TEGRA_AHB_ARB_BASE 0x6000C000UL
113
114/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530115 * Tegra Secure Boot Controller constants
116 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700117#define TEGRA_SB_BASE U(0x6000C200)
Varun Wadekarb316e242015-05-19 16:48:04 +0530118
119/*******************************************************************************
120 * Tegra Exception Vectors constants
121 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700122#define TEGRA_EVP_BASE U(0x6000F000)
Varun Wadekarb316e242015-05-19 16:48:04 +0530123
124/*******************************************************************************
Varun Wadekar28dcc212016-07-20 10:28:51 -0700125 * Tegra Miscellaneous register constants
126 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700127#define TEGRA_MISC_BASE U(0x70000000)
128#define HARDWARE_REVISION_OFFSET U(0x804)
Varun Wadekar28dcc212016-07-20 10:28:51 -0700129
130/*******************************************************************************
Varun Wadekard2014c62015-10-29 10:37:28 +0530131 * Tegra UART controller base addresses
132 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700133#define TEGRA_UARTA_BASE U(0x70006000)
134#define TEGRA_UARTB_BASE U(0x70006040)
135#define TEGRA_UARTC_BASE U(0x70006200)
136#define TEGRA_UARTD_BASE U(0x70006300)
137#define TEGRA_UARTE_BASE U(0x70006400)
Varun Wadekard2014c62015-10-29 10:37:28 +0530138
139/*******************************************************************************
Marvin Hsu40d3a672017-04-11 11:00:48 +0800140 * Tegra Fuse Controller related constants
141 ******************************************************************************/
142#define TEGRA_FUSE_BASE 0x7000F800UL
143#define FUSE_BOOT_SECURITY_INFO 0x268UL
144#define FUSE_ATOMIC_SAVE_CARVEOUT_EN (0x1U << 7)
Samuel Payne69b0e4a2017-06-15 21:12:45 -0700145#define FUSE_JTAG_SECUREID_VALID (0x104UL)
146#define ECID_VALID (0x1UL)
Marvin Hsu40d3a672017-04-11 11:00:48 +0800147
148
149/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530150 * Tegra Power Mgmt Controller constants
151 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700152#define TEGRA_PMC_BASE U(0x7000E400)
Varun Wadekarb316e242015-05-19 16:48:04 +0530153
154/*******************************************************************************
Varun Wadekara6a357f2017-05-05 09:20:59 -0700155 * Tegra Atomics constants
156 ******************************************************************************/
157#define TEGRA_ATOMICS_BASE 0x70016000UL
158#define TRIGGER0_REG_OFFSET 0UL
159#define TRIGGER_WIDTH_SHIFT 4UL
160#define TRIGGER_ID_SHIFT 16UL
161#define RESULT0_REG_OFFSET 0xC00UL
162
163/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530164 * Tegra Memory Controller constants
165 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700166#define TEGRA_MC_BASE U(0x70019000)
Varun Wadekarb316e242015-05-19 16:48:04 +0530167
Harvey Hsieh359be952017-08-21 15:01:53 +0800168/* Memory Controller Interrupt Status */
169#define MC_INTSTATUS 0x00U
170
Varun Wadekar64443ca2016-12-12 16:14:57 -0800171/* TZDRAM carveout configuration registers */
Varun Wadekar761ca732017-04-24 14:17:12 -0700172#define MC_SECURITY_CFG0_0 U(0x70)
173#define MC_SECURITY_CFG1_0 U(0x74)
174#define MC_SECURITY_CFG3_0 U(0x9BC)
Varun Wadekar64443ca2016-12-12 16:14:57 -0800175
176/* Video Memory carveout configuration registers */
Varun Wadekar761ca732017-04-24 14:17:12 -0700177#define MC_VIDEO_PROTECT_BASE_HI U(0x978)
178#define MC_VIDEO_PROTECT_BASE_LO U(0x648)
179#define MC_VIDEO_PROTECT_SIZE_MB U(0x64c)
Varun Wadekar64443ca2016-12-12 16:14:57 -0800180
Samuel Payneae1e0792017-06-12 16:38:23 -0700181/* SMMU configuration registers*/
Anthony Zhou0e07e452017-07-26 17:16:54 +0800182#define MC_SMMU_PPCS_ASID_0 0x270U
Samuel Payneae1e0792017-06-12 16:38:23 -0700183#define PPCS_SMMU_ENABLE (0x1U << 31)
184
Varun Wadekar0dc91812015-12-30 15:06:41 -0800185/*******************************************************************************
Marvin Hsu21eea972017-04-11 11:00:48 +0800186 * Tegra SE constants
187 ******************************************************************************/
188#define TEGRA_SE1_BASE U(0x70012000)
189#define TEGRA_SE2_BASE U(0x70412000)
190#define TEGRA_PKA1_BASE U(0x70420000)
191#define TEGRA_SE2_RANGE_SIZE U(0x2000)
192#define SE_TZRAM_SECURITY U(0x4)
193
194/*******************************************************************************
Varun Wadekar0dc91812015-12-30 15:06:41 -0800195 * Tegra TZRAM constants
196 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700197#define TEGRA_TZRAM_BASE U(0x7C010000)
198#define TEGRA_TZRAM_SIZE U(0x10000)
Varun Wadekar0dc91812015-12-30 15:06:41 -0800199
Marvin Hsu40d3a672017-04-11 11:00:48 +0800200/*******************************************************************************
201 * Tegra TZRAM carveout constants
202 ******************************************************************************/
203#define TEGRA_TZRAM_CARVEOUT_BASE U(0x7C04C000)
204#define TEGRA_TZRAM_CARVEOUT_SIZE U(0x4000)
205
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000206#endif /* TEGRA_DEF_H */