blob: c9c3da99f6f774105cfe3a135450209ebe94c32a [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Daniel Boulby95fb1aa2022-01-19 11:20:05 +00002 * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <platform_def.h>
8
Achin Gupta4f6ad662013-10-25 09:08:21 +01009#include <arch.h>
Dan Handley714a0d22014-04-09 13:13:04 +010010#include <asm_macros.S>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <bl31/ea_handle.h>
12#include <bl31/interrupt_mgmt.h>
Andre Przywarafa914d82022-11-21 17:04:10 +000013#include <bl31/sync_handle.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <common/runtime_svc.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010015#include <context.h>
Manish V Badarkhee07e8082020-07-23 12:43:25 +010016#include <el3_common_macros.S>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/el3_runtime/cpu_data.h>
18#include <lib/smccc.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010019
20 .globl runtime_exceptions
Achin Gupta4f6ad662013-10-25 09:08:21 +010021
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000022 .globl sync_exception_sp_el0
23 .globl irq_sp_el0
24 .globl fiq_sp_el0
25 .globl serror_sp_el0
26
27 .globl sync_exception_sp_elx
28 .globl irq_sp_elx
29 .globl fiq_sp_elx
30 .globl serror_sp_elx
31
32 .globl sync_exception_aarch64
33 .globl irq_aarch64
34 .globl fiq_aarch64
35 .globl serror_aarch64
36
37 .globl sync_exception_aarch32
38 .globl irq_aarch32
39 .globl fiq_aarch32
40 .globl serror_aarch32
41
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +000042 /*
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010043 * Macro that prepares entry to EL3 upon taking an exception.
44 *
45 * With RAS_EXTENSION, this macro synchronizes pending errors with an ESB
46 * instruction. When an error is thus synchronized, the handling is
47 * delegated to platform EA handler.
48 *
Madhukar Pappireddyfba25722020-07-24 03:27:12 -050049 * Without RAS_EXTENSION, this macro synchronizes pending errors using
50 * a DSB, unmasks Asynchronous External Aborts and saves X30 before
51 * setting the flag CTX_IS_IN_EL3.
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010052 */
53 .macro check_and_unmask_ea
54#if RAS_EXTENSION
55 /* Synchronize pending External Aborts */
56 esb
57
58 /* Unmask the SError interrupt */
59 msr daifclr, #DAIF_ABT_BIT
60
61 /*
62 * Explicitly save x30 so as to free up a register and to enable
63 * branching
64 */
65 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
66
67 /* Check for SErrors synchronized by the ESB instruction */
68 mrs x30, DISR_EL1
69 tbz x30, #DISR_A_BIT, 1f
70
Alexei Fedorov503bbf32019-08-13 15:17:53 +010071 /*
Alexei Fedorovf41355c2019-09-13 14:11:59 +010072 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
73 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
74 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
Daniel Boulby928747f2021-05-25 18:09:34 +010075 * Also set the PSTATE to a known state.
Alexei Fedorov503bbf32019-08-13 15:17:53 +010076 */
Daniel Boulby95fb1aa2022-01-19 11:20:05 +000077 bl prepare_el3_entry
Alexei Fedorov503bbf32019-08-13 15:17:53 +010078
Jeenu Viswambharane86a2472018-07-05 15:24:45 +010079 bl handle_lower_el_ea_esb
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010080
Alexei Fedorovf41355c2019-09-13 14:11:59 +010081 /* Restore general purpose, PMCR_EL0 and ARMv8.3-PAuth registers */
82 bl restore_gp_pmcr_pauth_regs
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100831:
84#else
Madhukar Pappireddyfba25722020-07-24 03:27:12 -050085 /*
86 * For SoCs which do not implement RAS, use DSB as a barrier to
87 * synchronize pending external aborts.
88 */
89 dsb sy
90
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010091 /* Unmask the SError interrupt */
92 msr daifclr, #DAIF_ABT_BIT
93
Madhukar Pappireddyfba25722020-07-24 03:27:12 -050094 /* Use ISB for the above unmask operation to take effect immediately */
95 isb
96
97 /*
98 * Refer Note 1. No need to restore X30 as both handle_sync_exception
99 * and handle_interrupt_exception macro which follow this macro modify
100 * X30 anyway.
101 */
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100102 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500103 mov x30, #1
104 str x30, [sp, #CTX_EL3STATE_OFFSET + CTX_IS_IN_EL3]
105 dmb sy
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100106#endif
107 .endm
108
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500109#if !RAS_EXTENSION
110 /*
111 * Note 1: The explicit DSB at the entry of various exception vectors
112 * for handling exceptions from lower ELs can inadvertently trigger an
113 * SError exception in EL3 due to pending asynchronous aborts in lower
114 * ELs. This will end up being handled by serror_sp_elx which will
115 * ultimately panic and die.
116 * The way to workaround is to update a flag to indicate if the exception
117 * truly came from EL3. This flag is allocated in the cpu_context
118 * structure and located at offset "CTX_EL3STATE_OFFSET + CTX_IS_IN_EL3"
119 * This is not a bullet proof solution to the problem at hand because
120 * we assume the instructions following "isb" that help to update the
121 * flag execute without causing further exceptions.
122 */
123
124 /* ---------------------------------------------------------------------
125 * This macro handles Asynchronous External Aborts.
126 * ---------------------------------------------------------------------
127 */
128 .macro handle_async_ea
129 /*
130 * Use a barrier to synchronize pending external aborts.
131 */
132 dsb sy
133
134 /* Unmask the SError interrupt */
135 msr daifclr, #DAIF_ABT_BIT
136
137 /* Use ISB for the above unmask operation to take effect immediately */
138 isb
139
140 /* Refer Note 1 */
141 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
142 mov x30, #1
143 str x30, [sp, #CTX_EL3STATE_OFFSET + CTX_IS_IN_EL3]
144 dmb sy
145
146 b handle_lower_el_async_ea
147 .endm
148
149 /*
150 * This macro checks if the exception was taken due to SError in EL3 or
151 * because of pending asynchronous external aborts from lower EL that got
152 * triggered due to explicit synchronization in EL3. Refer Note 1.
153 */
154 .macro check_if_serror_from_EL3
155 /* Assumes SP_EL3 on entry */
156 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
157 ldr x30, [sp, #CTX_EL3STATE_OFFSET + CTX_IS_IN_EL3]
158 cbnz x30, exp_from_EL3
159
160 /* Handle asynchronous external abort from lower EL */
161 b handle_lower_el_async_ea
162
163exp_from_EL3:
164 /* Jump to plat_handle_el3_ea which does not return */
165 .endm
166#endif
167
Douglas Raillard0980eed2016-11-09 17:48:27 +0000168 /* ---------------------------------------------------------------------
169 * This macro handles Synchronous exceptions.
170 * Only SMC exceptions are supported.
171 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100172 */
173 .macro handle_sync_exception
dp-arm3cac7862016-09-19 11:18:44 +0100174#if ENABLE_RUNTIME_INSTRUMENTATION
dp-arm3cac7862016-09-19 11:18:44 +0100175 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000176 * Read the timestamp value and store it in per-cpu data. The value
177 * will be extracted from per-cpu data by the C level SMC handler and
178 * saved to the PMF timestamp region.
dp-arm3cac7862016-09-19 11:18:44 +0100179 */
180 mrs x30, cntpct_el0
181 str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
182 mrs x29, tpidr_el3
183 str x30, [x29, #CPU_DATA_PMF_TS0_OFFSET]
184 ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
185#endif
186
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100187 mrs x30, esr_el3
188 ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
189
Douglas Raillard0980eed2016-11-09 17:48:27 +0000190 /* Handle SMC exceptions separately from other synchronous exceptions */
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100191 cmp x30, #EC_AARCH32_SMC
192 b.eq smc_handler32
193
194 cmp x30, #EC_AARCH64_SMC
Andre Przywarafa914d82022-11-21 17:04:10 +0000195 b.eq sync_handler64
196
197 cmp x30, #EC_AARCH64_SYS
198 b.eq sync_handler64
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100199
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100200 /* Synchronous exceptions other than the above are assumed to be EA */
Julius Werner67ebde72017-07-27 14:59:34 -0700201 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100202 b enter_lower_el_sync_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100203 .endm
204
205
Douglas Raillard0980eed2016-11-09 17:48:27 +0000206 /* ---------------------------------------------------------------------
207 * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS
208 * interrupts.
209 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100210 */
211 .macro handle_interrupt_exception label
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000212
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100213 /*
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100214 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
215 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
216 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
Daniel Boulby928747f2021-05-25 18:09:34 +0100217 * Also set the PSTATE to a known state.
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100218 */
Daniel Boulby95fb1aa2022-01-19 11:20:05 +0000219 bl prepare_el3_entry
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100220
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000221#if ENABLE_PAUTH
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100222 /* Load and program APIAKey firmware key */
223 bl pauth_load_bl31_apiakey
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000224#endif
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000225
Douglas Raillard0980eed2016-11-09 17:48:27 +0000226 /* Save the EL3 system registers needed to return from this exception */
Achin Gupta979992e2015-05-13 17:57:18 +0100227 mrs x0, spsr_el3
228 mrs x1, elr_el3
229 stp x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
230
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100231 /* Switch to the runtime stack i.e. SP_EL0 */
232 ldr x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
233 mov x20, sp
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100234 msr spsel, #MODE_SP_EL0
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100235 mov sp, x2
236
237 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000238 * Find out whether this is a valid interrupt type.
239 * If the interrupt controller reports a spurious interrupt then return
240 * to where we came from.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100241 */
Dan Handley701fea72014-05-27 16:17:21 +0100242 bl plat_ic_get_pending_interrupt_type
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100243 cmp x0, #INTR_TYPE_INVAL
244 b.eq interrupt_exit_\label
245
246 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000247 * Get the registered handler for this interrupt type.
248 * A NULL return value could be 'cause of the following conditions:
Achin Gupta979992e2015-05-13 17:57:18 +0100249 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000250 * a. An interrupt of a type was routed correctly but a handler for its
251 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100252 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000253 * b. An interrupt of a type was not routed correctly so a handler for
254 * its type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100255 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000256 * c. An interrupt of a type was routed correctly to EL3, but was
257 * deasserted before its pending state could be read. Another
258 * interrupt of a different type pended at the same time and its
259 * type was reported as pending instead. However, a handler for this
260 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100261 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000262 * a. and b. can only happen due to a programming error. The
263 * occurrence of c. could be beyond the control of Trusted Firmware.
264 * It makes sense to return from this exception instead of reporting an
265 * error.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100266 */
267 bl get_interrupt_type_handler
Achin Gupta979992e2015-05-13 17:57:18 +0100268 cbz x0, interrupt_exit_\label
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100269 mov x21, x0
270
271 mov x0, #INTR_ID_UNAVAILABLE
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100272
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100273 /* Set the current security state in the 'flags' parameter */
274 mrs x2, scr_el3
275 ubfx x1, x2, #0, #1
276
277 /* Restore the reference to the 'handle' i.e. SP_EL3 */
278 mov x2, x20
279
Douglas Raillard0980eed2016-11-09 17:48:27 +0000280 /* x3 will point to a cookie (not used now) */
Soby Mathew799f0ab2014-05-27 16:54:31 +0100281 mov x3, xzr
282
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100283 /* Call the interrupt type handler */
284 blr x21
285
286interrupt_exit_\label:
287 /* Return from exception, possibly in a different security state */
288 b el3_exit
289
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100290 .endm
291
292
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100293vector_base runtime_exceptions
294
Douglas Raillard0980eed2016-11-09 17:48:27 +0000295 /* ---------------------------------------------------------------------
296 * Current EL with SP_EL0 : 0x0 - 0x200
297 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100298 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100299vector_entry sync_exception_sp_el0
Justin Chadwell83e04882019-08-20 11:01:52 +0100300#ifdef MONITOR_TRAPS
301 stp x29, x30, [sp, #-16]!
302
303 mrs x30, esr_el3
304 ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
305
306 /* Check for BRK */
307 cmp x30, #EC_BRK
308 b.eq brk_handler
309
310 ldp x29, x30, [sp], #16
311#endif /* MONITOR_TRAPS */
312
Douglas Raillard0980eed2016-11-09 17:48:27 +0000313 /* We don't expect any synchronous exceptions from EL3 */
Julius Werner67ebde72017-07-27 14:59:34 -0700314 b report_unhandled_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100315end_vector_entry sync_exception_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100316
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100317vector_entry irq_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000318 /*
319 * EL3 code is non-reentrant. Any asynchronous exception is a serious
320 * error. Loop infinitely.
321 */
Julius Werner67ebde72017-07-27 14:59:34 -0700322 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100323end_vector_entry irq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100324
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100325
326vector_entry fiq_sp_el0
Julius Werner67ebde72017-07-27 14:59:34 -0700327 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100328end_vector_entry fiq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100329
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100330
331vector_entry serror_sp_el0
Jeenu Viswambharan911fcc92018-07-06 16:50:06 +0100332 no_ret plat_handle_el3_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100333end_vector_entry serror_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100334
Douglas Raillard0980eed2016-11-09 17:48:27 +0000335 /* ---------------------------------------------------------------------
336 * Current EL with SP_ELx: 0x200 - 0x400
337 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100338 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100339vector_entry sync_exception_sp_elx
Douglas Raillard0980eed2016-11-09 17:48:27 +0000340 /*
341 * This exception will trigger if anything went wrong during a previous
342 * exception entry or exit or while handling an earlier unexpected
343 * synchronous exception. There is a high probability that SP_EL3 is
344 * corrupted.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000345 */
Julius Werner67ebde72017-07-27 14:59:34 -0700346 b report_unhandled_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100347end_vector_entry sync_exception_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100348
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100349vector_entry irq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700350 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100351end_vector_entry irq_sp_elx
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000352
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100353vector_entry fiq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700354 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100355end_vector_entry fiq_sp_elx
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000356
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100357vector_entry serror_sp_elx
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500358#if !RAS_EXTENSION
359 check_if_serror_from_EL3
360#endif
Jeenu Viswambharan911fcc92018-07-06 16:50:06 +0100361 no_ret plat_handle_el3_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100362end_vector_entry serror_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100363
Douglas Raillard0980eed2016-11-09 17:48:27 +0000364 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100365 * Lower EL using AArch64 : 0x400 - 0x600
Douglas Raillard0980eed2016-11-09 17:48:27 +0000366 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100367 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100368vector_entry sync_exception_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000369 /*
370 * This exception vector will be the entry point for SMCs and traps
371 * that are unhandled at lower ELs most commonly. SP_EL3 should point
372 * to a valid cpu context where the general purpose and system register
373 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000374 */
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100375 apply_at_speculative_wa
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100376 check_and_unmask_ea
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000377 handle_sync_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100378end_vector_entry sync_exception_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100379
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100380vector_entry irq_aarch64
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100381 apply_at_speculative_wa
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100382 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100383 handle_interrupt_exception irq_aarch64
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100384end_vector_entry irq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100385
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100386vector_entry fiq_aarch64
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100387 apply_at_speculative_wa
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100388 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100389 handle_interrupt_exception fiq_aarch64
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100390end_vector_entry fiq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100391
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100392vector_entry serror_aarch64
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100393 apply_at_speculative_wa
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500394#if RAS_EXTENSION
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000395 msr daifclr, #DAIF_ABT_BIT
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100396 b enter_lower_el_async_ea
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500397#else
398 handle_async_ea
399#endif
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100400end_vector_entry serror_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100401
Douglas Raillard0980eed2016-11-09 17:48:27 +0000402 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100403 * Lower EL using AArch32 : 0x600 - 0x800
Douglas Raillard0980eed2016-11-09 17:48:27 +0000404 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100405 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100406vector_entry sync_exception_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000407 /*
408 * This exception vector will be the entry point for SMCs and traps
409 * that are unhandled at lower ELs most commonly. SP_EL3 should point
410 * to a valid cpu context where the general purpose and system register
411 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000412 */
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100413 apply_at_speculative_wa
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100414 check_and_unmask_ea
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000415 handle_sync_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100416end_vector_entry sync_exception_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100417
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100418vector_entry irq_aarch32
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100419 apply_at_speculative_wa
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100420 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100421 handle_interrupt_exception irq_aarch32
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100422end_vector_entry irq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100423
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100424vector_entry fiq_aarch32
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100425 apply_at_speculative_wa
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100426 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100427 handle_interrupt_exception fiq_aarch32
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100428end_vector_entry fiq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100429
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100430vector_entry serror_aarch32
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100431 apply_at_speculative_wa
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500432#if RAS_EXTENSION
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000433 msr daifclr, #DAIF_ABT_BIT
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100434 b enter_lower_el_async_ea
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500435#else
436 handle_async_ea
437#endif
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100438end_vector_entry serror_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000439
Justin Chadwell83e04882019-08-20 11:01:52 +0100440#ifdef MONITOR_TRAPS
441 .section .rodata.brk_string, "aS"
442brk_location:
443 .asciz "Error at instruction 0x"
444brk_message:
445 .asciz "Unexpected BRK instruction with value 0x"
446#endif /* MONITOR_TRAPS */
447
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100448 /* ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000449 * The following code handles secure monitor calls.
Douglas Raillard0980eed2016-11-09 17:48:27 +0000450 * Depending upon the execution state from where the SMC has been
451 * invoked, it frees some general purpose registers to perform the
452 * remaining tasks. They involve finding the runtime service handler
453 * that is the target of the SMC & switching to runtime stacks (SP_EL0)
454 * before calling the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000455 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000456 * Note that x30 has been explicitly saved and can be used here
457 * ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000458 */
Andre Przywarafa914d82022-11-21 17:04:10 +0000459func sync_exception_handler
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000460smc_handler32:
461 /* Check whether aarch32 issued an SMC64 */
462 tbnz x0, #FUNCID_CC_SHIFT, smc_prohibited
463
Andre Przywarafa914d82022-11-21 17:04:10 +0000464sync_handler64:
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000465 /* NOTE: The code below must preserve x0-x4 */
466
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100467 /*
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100468 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
469 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
470 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
Daniel Boulby928747f2021-05-25 18:09:34 +0100471 * Also set the PSTATE to a known state.
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100472 */
Daniel Boulby95fb1aa2022-01-19 11:20:05 +0000473 bl prepare_el3_entry
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100474
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000475#if ENABLE_PAUTH
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100476 /* Load and program APIAKey firmware key */
477 bl pauth_load_bl31_apiakey
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000478#endif
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000479
Douglas Raillard0980eed2016-11-09 17:48:27 +0000480 /*
481 * Populate the parameters for the SMC handler.
482 * We already have x0-x4 in place. x5 will point to a cookie (not used
483 * now). x6 will point to the context structure (SP_EL3) and x7 will
Dimitris Papastamos04159512018-01-22 11:53:04 +0000484 * contain flags we need to pass to the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000485 */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000486 mov x5, xzr
487 mov x6, sp
488
Douglas Raillard0980eed2016-11-09 17:48:27 +0000489 /*
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100490 * Restore the saved C runtime stack value which will become the new
491 * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context'
492 * structure prior to the last ERET from EL3.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000493 */
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100494 ldr x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
495
496 /* Switch to SP_EL0 */
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100497 msr spsel, #MODE_SP_EL0
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000498
Douglas Raillard0980eed2016-11-09 17:48:27 +0000499 /*
Manish Pandey70bbdbd2022-12-07 13:04:20 +0000500 * Save the SPSR_EL3 and ELR_EL3 in case there is a world
Douglas Raillard0980eed2016-11-09 17:48:27 +0000501 * switch during SMC handling.
502 * TODO: Revisit if all system registers can be saved later.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000503 */
504 mrs x16, spsr_el3
505 mrs x17, elr_el3
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000506 stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
Manish Pandey70bbdbd2022-12-07 13:04:20 +0000507
508 /* Load SCR_EL3 */
509 mrs x18, scr_el3
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000510
Andre Przywarafa914d82022-11-21 17:04:10 +0000511 /* check for system register traps */
512 mrs x16, esr_el3
513 ubfx x17, x16, #ESR_EC_SHIFT, #ESR_EC_LENGTH
514 cmp x17, #EC_AARCH64_SYS
515 b.eq sysreg_handler64
516
Zelalem Aweke4d666ac2021-07-08 17:13:09 -0500517 /* Clear flag register */
518 mov x7, xzr
519
520#if ENABLE_RME
521 /* Copy SCR_EL3.NSE bit to the flag to indicate caller's security */
522 ubfx x7, x18, #SCR_NSE_SHIFT, 1
523
524 /*
525 * Shift copied SCR_EL3.NSE bit by 5 to create space for
Olivier Deprez33dd8452022-10-11 15:38:27 +0200526 * SCR_EL3.NS bit. Bit 5 of the flag corresponds to
Zelalem Aweke4d666ac2021-07-08 17:13:09 -0500527 * the SCR_EL3.NSE bit.
528 */
529 lsl x7, x7, #5
530#endif /* ENABLE_RME */
531
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000532 /* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
533 bfi x7, x18, #0, #1
534
Olivier Deprez33dd8452022-10-11 15:38:27 +0200535 /*
536 * Per SMCCCv1.3 a caller can set the SVE hint bit in the SMC FID
537 * passed through x0. Copy the SVE hint bit to flags and mask the
538 * bit in smc_fid passed to the standard service dispatcher.
539 * A service/dispatcher can retrieve the SVE hint bit state from
540 * flags using the appropriate helper.
541 */
542 bfi x7, x0, #FUNCID_SVE_HINT_SHIFT, #FUNCID_SVE_HINT_MASK
543 bic x0, x0, #(FUNCID_SVE_HINT_MASK << FUNCID_SVE_HINT_SHIFT)
544
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000545 mov sp, x12
546
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500547 /* Get the unique owning entity number */
548 ubfx x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
549 ubfx x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
550 orr x16, x16, x15, lsl #FUNCID_OEN_WIDTH
551
552 /* Load descriptor index from array of indices */
Madhukar Pappireddyf4e6ea62020-01-27 15:32:15 -0600553 adrp x14, rt_svc_descs_indices
554 add x14, x14, :lo12:rt_svc_descs_indices
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500555 ldrb w15, [x14, x16]
556
557 /* Any index greater than 127 is invalid. Check bit 7. */
558 tbnz w15, 7, smc_unknown
559
Douglas Raillard0980eed2016-11-09 17:48:27 +0000560 /*
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500561 * Get the descriptor using the index
562 * x11 = (base + off), w15 = index
563 *
564 * handler = (base + off) + (index << log2(size))
565 */
566 adr x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
567 lsl w10, w15, #RT_SVC_SIZE_LOG2
568 ldr x15, [x11, w10, uxtw]
569
570 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000571 * Call the Secure Monitor Call handler and then drop directly into
572 * el3_exit() which will program any remaining architectural state
573 * prior to issuing the ERET to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000574 */
575#if DEBUG
576 cbz x15, rt_svc_fw_critical_error
577#endif
578 blr x15
579
Andre Przywarafa914d82022-11-21 17:04:10 +0000580 b el3_exit
581
582sysreg_handler64:
583 mov x0, x16 /* ESR_EL3, containing syndrome information */
584 mov x1, x6 /* lower EL's context */
585 mov x19, x6 /* save context pointer for after the call */
586 mov sp, x12 /* EL3 runtime stack, as loaded above */
587
588 /* int handle_sysreg_trap(uint64_t esr_el3, cpu_context_t *ctx); */
589 bl handle_sysreg_trap
590 /*
591 * returns:
592 * -1: unhandled trap, panic
593 * 0: handled trap, return to the trapping instruction (repeating it)
594 * 1: handled trap, return to the next instruction
595 */
596
597 tst w0, w0
598 b.mi do_panic /* negative return value: panic */
599 b.eq 1f /* zero: do not change ELR_EL3 */
600
601 /* advance the PC to continue after the instruction */
602 ldr x1, [x19, #CTX_EL3STATE_OFFSET + CTX_ELR_EL3]
603 add x1, x1, #4
604 str x1, [x19, #CTX_EL3STATE_OFFSET + CTX_ELR_EL3]
6051:
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100606 b el3_exit
Achin Gupta4f6ad662013-10-25 09:08:21 +0100607
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000608smc_unknown:
609 /*
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500610 * Unknown SMC call. Populate return value with SMC_UNK and call
611 * el3_exit() which will restore the remaining architectural state
612 * i.e., SYS, GP and PAuth registers(if any) prior to issuing the ERET
613 * to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000614 */
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000615 mov x0, #SMC_UNK
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500616 str x0, [x6, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
617 b el3_exit
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000618
619smc_prohibited:
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100620 restore_ptw_el1_sys_regs
621 ldp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
Soby Mathew6c5192a2014-04-30 15:36:37 +0100622 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000623 mov x0, #SMC_UNK
Anthony Steinhauser0f7e6012020-01-07 15:44:06 -0800624 exception_return
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000625
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100626#if DEBUG
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000627rt_svc_fw_critical_error:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000628 /* Switch to SP_ELx */
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100629 msr spsel, #MODE_SP_ELX
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000630 no_ret report_unhandled_exception
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100631#endif
Andre Przywarafa914d82022-11-21 17:04:10 +0000632endfunc sync_exception_handler
Justin Chadwell83e04882019-08-20 11:01:52 +0100633
634 /* ---------------------------------------------------------------------
635 * The following code handles exceptions caused by BRK instructions.
636 * Following a BRK instruction, the only real valid cause of action is
637 * to print some information and panic, as the code that caused it is
638 * likely in an inconsistent internal state.
639 *
640 * This is initially intended to be used in conjunction with
641 * __builtin_trap.
642 * ---------------------------------------------------------------------
643 */
644#ifdef MONITOR_TRAPS
645func brk_handler
646 /* Extract the ISS */
647 mrs x10, esr_el3
648 ubfx x10, x10, #ESR_ISS_SHIFT, #ESR_ISS_LENGTH
649
650 /* Ensure the console is initialized */
651 bl plat_crash_console_init
652
653 adr x4, brk_location
654 bl asm_print_str
655 mrs x4, elr_el3
656 bl asm_print_hex
657 bl asm_print_newline
658
659 adr x4, brk_message
660 bl asm_print_str
661 mov x4, x10
662 mov x5, #28
663 bl asm_print_hex_bits
664 bl asm_print_newline
665
666 no_ret plat_panic_handler
667endfunc brk_handler
668#endif /* MONITOR_TRAPS */