blob: 0c608597c1d896ed9d5f14e1b1158546fb2bf8ae [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Daniel Boulby95fb1aa2022-01-19 11:20:05 +00002 * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <platform_def.h>
8
Achin Gupta4f6ad662013-10-25 09:08:21 +01009#include <arch.h>
Dan Handley714a0d22014-04-09 13:13:04 +010010#include <asm_macros.S>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <bl31/ea_handle.h>
12#include <bl31/interrupt_mgmt.h>
Andre Przywarafa914d82022-11-21 17:04:10 +000013#include <bl31/sync_handle.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <common/runtime_svc.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010015#include <context.h>
Manish V Badarkhee07e8082020-07-23 12:43:25 +010016#include <el3_common_macros.S>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/el3_runtime/cpu_data.h>
18#include <lib/smccc.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010019
20 .globl runtime_exceptions
Achin Gupta4f6ad662013-10-25 09:08:21 +010021
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000022 .globl sync_exception_sp_el0
23 .globl irq_sp_el0
24 .globl fiq_sp_el0
25 .globl serror_sp_el0
26
27 .globl sync_exception_sp_elx
28 .globl irq_sp_elx
29 .globl fiq_sp_elx
30 .globl serror_sp_elx
31
32 .globl sync_exception_aarch64
33 .globl irq_aarch64
34 .globl fiq_aarch64
35 .globl serror_aarch64
36
37 .globl sync_exception_aarch32
38 .globl irq_aarch32
39 .globl fiq_aarch32
40 .globl serror_aarch32
41
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +000042 /*
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010043 * Macro that prepares entry to EL3 upon taking an exception.
44 *
45 * With RAS_EXTENSION, this macro synchronizes pending errors with an ESB
46 * instruction. When an error is thus synchronized, the handling is
47 * delegated to platform EA handler.
48 *
Madhukar Pappireddyfba25722020-07-24 03:27:12 -050049 * Without RAS_EXTENSION, this macro synchronizes pending errors using
50 * a DSB, unmasks Asynchronous External Aborts and saves X30 before
51 * setting the flag CTX_IS_IN_EL3.
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010052 */
53 .macro check_and_unmask_ea
54#if RAS_EXTENSION
55 /* Synchronize pending External Aborts */
56 esb
57
58 /* Unmask the SError interrupt */
59 msr daifclr, #DAIF_ABT_BIT
60
61 /*
62 * Explicitly save x30 so as to free up a register and to enable
63 * branching
64 */
65 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
66
67 /* Check for SErrors synchronized by the ESB instruction */
68 mrs x30, DISR_EL1
69 tbz x30, #DISR_A_BIT, 1f
70
Alexei Fedorov503bbf32019-08-13 15:17:53 +010071 /*
Alexei Fedorovf41355c2019-09-13 14:11:59 +010072 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
73 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
74 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
Daniel Boulby928747f2021-05-25 18:09:34 +010075 * Also set the PSTATE to a known state.
Alexei Fedorov503bbf32019-08-13 15:17:53 +010076 */
Daniel Boulby95fb1aa2022-01-19 11:20:05 +000077 bl prepare_el3_entry
Alexei Fedorov503bbf32019-08-13 15:17:53 +010078
Jeenu Viswambharane86a2472018-07-05 15:24:45 +010079 bl handle_lower_el_ea_esb
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +010080
Alexei Fedorovf41355c2019-09-13 14:11:59 +010081 /* Restore general purpose, PMCR_EL0 and ARMv8.3-PAuth registers */
82 bl restore_gp_pmcr_pauth_regs
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100831:
84#else
Madhukar Pappireddyfba25722020-07-24 03:27:12 -050085 /*
Madhukar Pappireddyfba25722020-07-24 03:27:12 -050086 * Note 1: The explicit DSB at the entry of various exception vectors
87 * for handling exceptions from lower ELs can inadvertently trigger an
88 * SError exception in EL3 due to pending asynchronous aborts in lower
89 * ELs. This will end up being handled by serror_sp_elx which will
90 * ultimately panic and die.
91 * The way to workaround is to update a flag to indicate if the exception
92 * truly came from EL3. This flag is allocated in the cpu_context
93 * structure and located at offset "CTX_EL3STATE_OFFSET + CTX_IS_IN_EL3"
94 * This is not a bullet proof solution to the problem at hand because
95 * we assume the instructions following "isb" that help to update the
96 * flag execute without causing further exceptions.
97 */
98
Madhukar Pappireddyfba25722020-07-24 03:27:12 -050099 /*
Manish Pandeyb3c61982023-01-06 13:38:03 +0000100 * For SoCs which do not implement RAS, use DSB as a barrier to
101 * synchronize pending external aborts.
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500102 */
103 dsb sy
104
105 /* Unmask the SError interrupt */
106 msr daifclr, #DAIF_ABT_BIT
107
108 /* Use ISB for the above unmask operation to take effect immediately */
109 isb
110
Manish Pandeyb3c61982023-01-06 13:38:03 +0000111 /*
112 * Refer Note 1.
113 * No need to restore X30 as macros following this modify x30 anyway.
114 */
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500115 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
116 mov x30, #1
117 str x30, [sp, #CTX_EL3STATE_OFFSET + CTX_IS_IN_EL3]
118 dmb sy
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500119#endif
Manish Pandeyb3c61982023-01-06 13:38:03 +0000120 .endm
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500121
Douglas Raillard0980eed2016-11-09 17:48:27 +0000122 /* ---------------------------------------------------------------------
123 * This macro handles Synchronous exceptions.
124 * Only SMC exceptions are supported.
125 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100126 */
127 .macro handle_sync_exception
dp-arm3cac7862016-09-19 11:18:44 +0100128#if ENABLE_RUNTIME_INSTRUMENTATION
dp-arm3cac7862016-09-19 11:18:44 +0100129 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000130 * Read the timestamp value and store it in per-cpu data. The value
131 * will be extracted from per-cpu data by the C level SMC handler and
132 * saved to the PMF timestamp region.
dp-arm3cac7862016-09-19 11:18:44 +0100133 */
134 mrs x30, cntpct_el0
135 str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
136 mrs x29, tpidr_el3
137 str x30, [x29, #CPU_DATA_PMF_TS0_OFFSET]
138 ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
139#endif
140
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100141 mrs x30, esr_el3
142 ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
143
Douglas Raillard0980eed2016-11-09 17:48:27 +0000144 /* Handle SMC exceptions separately from other synchronous exceptions */
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100145 cmp x30, #EC_AARCH32_SMC
146 b.eq smc_handler32
147
148 cmp x30, #EC_AARCH64_SMC
Andre Przywarafa914d82022-11-21 17:04:10 +0000149 b.eq sync_handler64
150
151 cmp x30, #EC_AARCH64_SYS
152 b.eq sync_handler64
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100153
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100154 /* Synchronous exceptions other than the above are assumed to be EA */
Julius Werner67ebde72017-07-27 14:59:34 -0700155 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100156 b enter_lower_el_sync_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100157 .endm
158
159
Douglas Raillard0980eed2016-11-09 17:48:27 +0000160 /* ---------------------------------------------------------------------
161 * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS
162 * interrupts.
163 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100164 */
165 .macro handle_interrupt_exception label
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000166
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100167 /*
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100168 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
169 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
170 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
Daniel Boulby928747f2021-05-25 18:09:34 +0100171 * Also set the PSTATE to a known state.
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100172 */
Daniel Boulby95fb1aa2022-01-19 11:20:05 +0000173 bl prepare_el3_entry
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100174
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000175#if ENABLE_PAUTH
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100176 /* Load and program APIAKey firmware key */
177 bl pauth_load_bl31_apiakey
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000178#endif
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000179
Douglas Raillard0980eed2016-11-09 17:48:27 +0000180 /* Save the EL3 system registers needed to return from this exception */
Achin Gupta979992e2015-05-13 17:57:18 +0100181 mrs x0, spsr_el3
182 mrs x1, elr_el3
183 stp x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
184
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100185 /* Switch to the runtime stack i.e. SP_EL0 */
186 ldr x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
187 mov x20, sp
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100188 msr spsel, #MODE_SP_EL0
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100189 mov sp, x2
190
191 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000192 * Find out whether this is a valid interrupt type.
193 * If the interrupt controller reports a spurious interrupt then return
194 * to where we came from.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100195 */
Dan Handley701fea72014-05-27 16:17:21 +0100196 bl plat_ic_get_pending_interrupt_type
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100197 cmp x0, #INTR_TYPE_INVAL
198 b.eq interrupt_exit_\label
199
200 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000201 * Get the registered handler for this interrupt type.
202 * A NULL return value could be 'cause of the following conditions:
Achin Gupta979992e2015-05-13 17:57:18 +0100203 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000204 * a. An interrupt of a type was routed correctly but a handler for its
205 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100206 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000207 * b. An interrupt of a type was not routed correctly so a handler for
208 * its type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100209 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000210 * c. An interrupt of a type was routed correctly to EL3, but was
211 * deasserted before its pending state could be read. Another
212 * interrupt of a different type pended at the same time and its
213 * type was reported as pending instead. However, a handler for this
214 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100215 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000216 * a. and b. can only happen due to a programming error. The
217 * occurrence of c. could be beyond the control of Trusted Firmware.
218 * It makes sense to return from this exception instead of reporting an
219 * error.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100220 */
221 bl get_interrupt_type_handler
Achin Gupta979992e2015-05-13 17:57:18 +0100222 cbz x0, interrupt_exit_\label
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100223 mov x21, x0
224
225 mov x0, #INTR_ID_UNAVAILABLE
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100226
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100227 /* Set the current security state in the 'flags' parameter */
228 mrs x2, scr_el3
229 ubfx x1, x2, #0, #1
230
231 /* Restore the reference to the 'handle' i.e. SP_EL3 */
232 mov x2, x20
233
Douglas Raillard0980eed2016-11-09 17:48:27 +0000234 /* x3 will point to a cookie (not used now) */
Soby Mathew799f0ab2014-05-27 16:54:31 +0100235 mov x3, xzr
236
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100237 /* Call the interrupt type handler */
238 blr x21
239
240interrupt_exit_\label:
241 /* Return from exception, possibly in a different security state */
242 b el3_exit
243
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100244 .endm
245
246
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100247vector_base runtime_exceptions
248
Douglas Raillard0980eed2016-11-09 17:48:27 +0000249 /* ---------------------------------------------------------------------
250 * Current EL with SP_EL0 : 0x0 - 0x200
251 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100252 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100253vector_entry sync_exception_sp_el0
Justin Chadwell83e04882019-08-20 11:01:52 +0100254#ifdef MONITOR_TRAPS
255 stp x29, x30, [sp, #-16]!
256
257 mrs x30, esr_el3
258 ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
259
260 /* Check for BRK */
261 cmp x30, #EC_BRK
262 b.eq brk_handler
263
264 ldp x29, x30, [sp], #16
265#endif /* MONITOR_TRAPS */
266
Douglas Raillard0980eed2016-11-09 17:48:27 +0000267 /* We don't expect any synchronous exceptions from EL3 */
Julius Werner67ebde72017-07-27 14:59:34 -0700268 b report_unhandled_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100269end_vector_entry sync_exception_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100270
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100271vector_entry irq_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000272 /*
273 * EL3 code is non-reentrant. Any asynchronous exception is a serious
274 * error. Loop infinitely.
275 */
Julius Werner67ebde72017-07-27 14:59:34 -0700276 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100277end_vector_entry irq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100278
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100279
280vector_entry fiq_sp_el0
Julius Werner67ebde72017-07-27 14:59:34 -0700281 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100282end_vector_entry fiq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100283
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100284
285vector_entry serror_sp_el0
Jeenu Viswambharan911fcc92018-07-06 16:50:06 +0100286 no_ret plat_handle_el3_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100287end_vector_entry serror_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100288
Douglas Raillard0980eed2016-11-09 17:48:27 +0000289 /* ---------------------------------------------------------------------
290 * Current EL with SP_ELx: 0x200 - 0x400
291 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100292 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100293vector_entry sync_exception_sp_elx
Douglas Raillard0980eed2016-11-09 17:48:27 +0000294 /*
295 * This exception will trigger if anything went wrong during a previous
296 * exception entry or exit or while handling an earlier unexpected
297 * synchronous exception. There is a high probability that SP_EL3 is
298 * corrupted.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000299 */
Julius Werner67ebde72017-07-27 14:59:34 -0700300 b report_unhandled_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100301end_vector_entry sync_exception_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100302
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100303vector_entry irq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700304 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100305end_vector_entry irq_sp_elx
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000306
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100307vector_entry fiq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700308 b report_unhandled_interrupt
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100309end_vector_entry fiq_sp_elx
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000310
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100311vector_entry serror_sp_elx
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500312#if !RAS_EXTENSION
Manish Pandeyb3c61982023-01-06 13:38:03 +0000313 /*
314 * This will trigger if the exception was taken due to SError in EL3 or
315 * because of pending asynchronous external aborts from lower EL that got
316 * triggered due to explicit synchronization in EL3. Refer Note 1.
317 */
318 /* Assumes SP_EL3 on entry */
319 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
320 ldr x30, [sp, #CTX_EL3STATE_OFFSET + CTX_IS_IN_EL3]
321 cbnz x30, 1f
322
323 /* Handle asynchronous external abort from lower EL */
324 b handle_lower_el_async_ea
3251:
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500326#endif
Jeenu Viswambharan911fcc92018-07-06 16:50:06 +0100327 no_ret plat_handle_el3_ea
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100328end_vector_entry serror_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100329
Douglas Raillard0980eed2016-11-09 17:48:27 +0000330 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100331 * Lower EL using AArch64 : 0x400 - 0x600
Douglas Raillard0980eed2016-11-09 17:48:27 +0000332 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100333 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100334vector_entry sync_exception_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000335 /*
336 * This exception vector will be the entry point for SMCs and traps
337 * that are unhandled at lower ELs most commonly. SP_EL3 should point
338 * to a valid cpu context where the general purpose and system register
339 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000340 */
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100341 apply_at_speculative_wa
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100342 check_and_unmask_ea
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000343 handle_sync_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100344end_vector_entry sync_exception_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100345
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100346vector_entry irq_aarch64
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100347 apply_at_speculative_wa
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100348 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100349 handle_interrupt_exception irq_aarch64
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100350end_vector_entry irq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100351
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100352vector_entry fiq_aarch64
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100353 apply_at_speculative_wa
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100354 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100355 handle_interrupt_exception fiq_aarch64
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100356end_vector_entry fiq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100357
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100358vector_entry serror_aarch64
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100359 apply_at_speculative_wa
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500360#if RAS_EXTENSION
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000361 msr daifclr, #DAIF_ABT_BIT
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100362 b enter_lower_el_async_ea
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500363#else
Manish Pandeyb3c61982023-01-06 13:38:03 +0000364 check_and_unmask_ea
365 b handle_lower_el_async_ea
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500366#endif
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100367end_vector_entry serror_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100368
Douglas Raillard0980eed2016-11-09 17:48:27 +0000369 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100370 * Lower EL using AArch32 : 0x600 - 0x800
Douglas Raillard0980eed2016-11-09 17:48:27 +0000371 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100372 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100373vector_entry sync_exception_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000374 /*
375 * This exception vector will be the entry point for SMCs and traps
376 * that are unhandled at lower ELs most commonly. SP_EL3 should point
377 * to a valid cpu context where the general purpose and system register
378 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000379 */
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100380 apply_at_speculative_wa
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100381 check_and_unmask_ea
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000382 handle_sync_exception
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100383end_vector_entry sync_exception_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100384
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100385vector_entry irq_aarch32
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100386 apply_at_speculative_wa
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100387 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100388 handle_interrupt_exception irq_aarch32
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100389end_vector_entry irq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100390
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100391vector_entry fiq_aarch32
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100392 apply_at_speculative_wa
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100393 check_and_unmask_ea
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100394 handle_interrupt_exception fiq_aarch32
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100395end_vector_entry fiq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100396
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100397vector_entry serror_aarch32
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100398 apply_at_speculative_wa
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500399#if RAS_EXTENSION
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +0000400 msr daifclr, #DAIF_ABT_BIT
Jeenu Viswambharane86a2472018-07-05 15:24:45 +0100401 b enter_lower_el_async_ea
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500402#else
Manish Pandeyb3c61982023-01-06 13:38:03 +0000403 check_and_unmask_ea
404 b handle_lower_el_async_ea
Madhukar Pappireddyfba25722020-07-24 03:27:12 -0500405#endif
Roberto Vargas95f30ab2018-04-17 11:31:43 +0100406end_vector_entry serror_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000407
Justin Chadwell83e04882019-08-20 11:01:52 +0100408#ifdef MONITOR_TRAPS
409 .section .rodata.brk_string, "aS"
410brk_location:
411 .asciz "Error at instruction 0x"
412brk_message:
413 .asciz "Unexpected BRK instruction with value 0x"
414#endif /* MONITOR_TRAPS */
415
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100416 /* ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000417 * The following code handles secure monitor calls.
Douglas Raillard0980eed2016-11-09 17:48:27 +0000418 * Depending upon the execution state from where the SMC has been
419 * invoked, it frees some general purpose registers to perform the
420 * remaining tasks. They involve finding the runtime service handler
421 * that is the target of the SMC & switching to runtime stacks (SP_EL0)
422 * before calling the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000423 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000424 * Note that x30 has been explicitly saved and can be used here
425 * ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000426 */
Andre Przywarafa914d82022-11-21 17:04:10 +0000427func sync_exception_handler
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000428smc_handler32:
429 /* Check whether aarch32 issued an SMC64 */
430 tbnz x0, #FUNCID_CC_SHIFT, smc_prohibited
431
Andre Przywarafa914d82022-11-21 17:04:10 +0000432sync_handler64:
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000433 /* NOTE: The code below must preserve x0-x4 */
434
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100435 /*
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100436 * Save general purpose and ARMv8.3-PAuth registers (if enabled).
437 * If Secure Cycle Counter is not disabled in MDCR_EL3 when
438 * ARMv8.5-PMU is implemented, save PMCR_EL0 and disable Cycle Counter.
Daniel Boulby928747f2021-05-25 18:09:34 +0100439 * Also set the PSTATE to a known state.
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100440 */
Daniel Boulby95fb1aa2022-01-19 11:20:05 +0000441 bl prepare_el3_entry
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100442
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000443#if ENABLE_PAUTH
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100444 /* Load and program APIAKey firmware key */
445 bl pauth_load_bl31_apiakey
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000446#endif
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000447
Douglas Raillard0980eed2016-11-09 17:48:27 +0000448 /*
449 * Populate the parameters for the SMC handler.
450 * We already have x0-x4 in place. x5 will point to a cookie (not used
451 * now). x6 will point to the context structure (SP_EL3) and x7 will
Dimitris Papastamos04159512018-01-22 11:53:04 +0000452 * contain flags we need to pass to the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000453 */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000454 mov x5, xzr
455 mov x6, sp
456
Douglas Raillard0980eed2016-11-09 17:48:27 +0000457 /*
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100458 * Restore the saved C runtime stack value which will become the new
459 * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context'
460 * structure prior to the last ERET from EL3.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000461 */
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100462 ldr x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
463
464 /* Switch to SP_EL0 */
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100465 msr spsel, #MODE_SP_EL0
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000466
Douglas Raillard0980eed2016-11-09 17:48:27 +0000467 /*
Manish Pandey70bbdbd2022-12-07 13:04:20 +0000468 * Save the SPSR_EL3 and ELR_EL3 in case there is a world
Douglas Raillard0980eed2016-11-09 17:48:27 +0000469 * switch during SMC handling.
470 * TODO: Revisit if all system registers can be saved later.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000471 */
472 mrs x16, spsr_el3
473 mrs x17, elr_el3
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000474 stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
Manish Pandey70bbdbd2022-12-07 13:04:20 +0000475
476 /* Load SCR_EL3 */
477 mrs x18, scr_el3
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000478
Andre Przywarafa914d82022-11-21 17:04:10 +0000479 /* check for system register traps */
480 mrs x16, esr_el3
481 ubfx x17, x16, #ESR_EC_SHIFT, #ESR_EC_LENGTH
482 cmp x17, #EC_AARCH64_SYS
483 b.eq sysreg_handler64
484
Zelalem Aweke4d666ac2021-07-08 17:13:09 -0500485 /* Clear flag register */
486 mov x7, xzr
487
488#if ENABLE_RME
489 /* Copy SCR_EL3.NSE bit to the flag to indicate caller's security */
490 ubfx x7, x18, #SCR_NSE_SHIFT, 1
491
492 /*
493 * Shift copied SCR_EL3.NSE bit by 5 to create space for
Olivier Deprez33dd8452022-10-11 15:38:27 +0200494 * SCR_EL3.NS bit. Bit 5 of the flag corresponds to
Zelalem Aweke4d666ac2021-07-08 17:13:09 -0500495 * the SCR_EL3.NSE bit.
496 */
497 lsl x7, x7, #5
498#endif /* ENABLE_RME */
499
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000500 /* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
501 bfi x7, x18, #0, #1
502
Olivier Deprez33dd8452022-10-11 15:38:27 +0200503 /*
504 * Per SMCCCv1.3 a caller can set the SVE hint bit in the SMC FID
505 * passed through x0. Copy the SVE hint bit to flags and mask the
506 * bit in smc_fid passed to the standard service dispatcher.
507 * A service/dispatcher can retrieve the SVE hint bit state from
508 * flags using the appropriate helper.
509 */
510 bfi x7, x0, #FUNCID_SVE_HINT_SHIFT, #FUNCID_SVE_HINT_MASK
511 bic x0, x0, #(FUNCID_SVE_HINT_MASK << FUNCID_SVE_HINT_SHIFT)
512
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000513 mov sp, x12
514
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500515 /* Get the unique owning entity number */
516 ubfx x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
517 ubfx x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
518 orr x16, x16, x15, lsl #FUNCID_OEN_WIDTH
519
520 /* Load descriptor index from array of indices */
Madhukar Pappireddyf4e6ea62020-01-27 15:32:15 -0600521 adrp x14, rt_svc_descs_indices
522 add x14, x14, :lo12:rt_svc_descs_indices
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500523 ldrb w15, [x14, x16]
524
525 /* Any index greater than 127 is invalid. Check bit 7. */
526 tbnz w15, 7, smc_unknown
527
Douglas Raillard0980eed2016-11-09 17:48:27 +0000528 /*
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500529 * Get the descriptor using the index
530 * x11 = (base + off), w15 = index
531 *
532 * handler = (base + off) + (index << log2(size))
533 */
534 adr x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
535 lsl w10, w15, #RT_SVC_SIZE_LOG2
536 ldr x15, [x11, w10, uxtw]
537
538 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000539 * Call the Secure Monitor Call handler and then drop directly into
540 * el3_exit() which will program any remaining architectural state
541 * prior to issuing the ERET to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000542 */
543#if DEBUG
544 cbz x15, rt_svc_fw_critical_error
545#endif
546 blr x15
547
Andre Przywarafa914d82022-11-21 17:04:10 +0000548 b el3_exit
549
550sysreg_handler64:
551 mov x0, x16 /* ESR_EL3, containing syndrome information */
552 mov x1, x6 /* lower EL's context */
553 mov x19, x6 /* save context pointer for after the call */
554 mov sp, x12 /* EL3 runtime stack, as loaded above */
555
556 /* int handle_sysreg_trap(uint64_t esr_el3, cpu_context_t *ctx); */
557 bl handle_sysreg_trap
558 /*
559 * returns:
560 * -1: unhandled trap, panic
561 * 0: handled trap, return to the trapping instruction (repeating it)
562 * 1: handled trap, return to the next instruction
563 */
564
565 tst w0, w0
566 b.mi do_panic /* negative return value: panic */
567 b.eq 1f /* zero: do not change ELR_EL3 */
568
569 /* advance the PC to continue after the instruction */
570 ldr x1, [x19, #CTX_EL3STATE_OFFSET + CTX_ELR_EL3]
571 add x1, x1, #4
572 str x1, [x19, #CTX_EL3STATE_OFFSET + CTX_ELR_EL3]
5731:
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100574 b el3_exit
Achin Gupta4f6ad662013-10-25 09:08:21 +0100575
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000576smc_unknown:
577 /*
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500578 * Unknown SMC call. Populate return value with SMC_UNK and call
579 * el3_exit() which will restore the remaining architectural state
580 * i.e., SYS, GP and PAuth registers(if any) prior to issuing the ERET
581 * to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000582 */
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000583 mov x0, #SMC_UNK
Madhukar Pappireddyd87233a2019-05-08 15:41:41 -0500584 str x0, [x6, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
585 b el3_exit
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000586
587smc_prohibited:
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100588 restore_ptw_el1_sys_regs
589 ldp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
Soby Mathew6c5192a2014-04-30 15:36:37 +0100590 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000591 mov x0, #SMC_UNK
Anthony Steinhauser0f7e6012020-01-07 15:44:06 -0800592 exception_return
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000593
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100594#if DEBUG
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000595rt_svc_fw_critical_error:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000596 /* Switch to SP_ELx */
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100597 msr spsel, #MODE_SP_ELX
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000598 no_ret report_unhandled_exception
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100599#endif
Andre Przywarafa914d82022-11-21 17:04:10 +0000600endfunc sync_exception_handler
Justin Chadwell83e04882019-08-20 11:01:52 +0100601
602 /* ---------------------------------------------------------------------
603 * The following code handles exceptions caused by BRK instructions.
604 * Following a BRK instruction, the only real valid cause of action is
605 * to print some information and panic, as the code that caused it is
606 * likely in an inconsistent internal state.
607 *
608 * This is initially intended to be used in conjunction with
609 * __builtin_trap.
610 * ---------------------------------------------------------------------
611 */
612#ifdef MONITOR_TRAPS
613func brk_handler
614 /* Extract the ISS */
615 mrs x10, esr_el3
616 ubfx x10, x10, #ESR_ISS_SHIFT, #ESR_ISS_LENGTH
617
618 /* Ensure the console is initialized */
619 bl plat_crash_console_init
620
621 adr x4, brk_location
622 bl asm_print_str
623 mrs x4, elr_el3
624 bl asm_print_hex
625 bl asm_print_newline
626
627 adr x4, brk_message
628 bl asm_print_str
629 mov x4, x10
630 mov x5, #28
631 bl asm_print_hex_bits
632 bl asm_print_newline
633
634 no_ret plat_panic_handler
635endfunc brk_handler
636#endif /* MONITOR_TRAPS */