blob: 13ef80984b5e24e70df7d07c9328b3bb72c347aa [file] [log] [blame]
Hadi Asyrafi616da772019-06-27 11:34:03 +08001/*
Abdul Halim, Muhammad Hadi Asyrafi461f5442020-07-03 13:22:09 +08002 * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
Hadi Asyrafi616da772019-06-27 11:34:03 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <common/debug.h>
9#include <common/runtime_svc.h>
Hadi Asyrafi67942302019-10-22 13:28:51 +080010#include <lib/mmio.h>
Hadi Asyrafi616da772019-06-27 11:34:03 +080011#include <tools_share/uuid.h>
12
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080013#include "socfpga_fcs.h"
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +080014#include "socfpga_mailbox.h"
Hadi Asyrafi36a9f302019-12-24 10:42:52 +080015#include "socfpga_reset_manager.h"
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080016#include "socfpga_sip_svc.h"
Hadi Asyrafi616da772019-06-27 11:34:03 +080017
Hadi Asyrafi616da772019-06-27 11:34:03 +080018
19/* Total buffer the driver can hold */
20#define FPGA_CONFIG_BUFFER_SIZE 4
21
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080022static int current_block, current_buffer;
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +080023static int read_block, max_blocks;
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080024static uint32_t send_id, rcv_id;
25static uint32_t bytes_per_block, blocks_submitted;
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +080026static bool is_full_reconfig;
Hadi Asyrafi616da772019-06-27 11:34:03 +080027
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +080028/* RSU DCMF version */
29static uint32_t rsu_dcmf_ver[4] = {0};
30
Hadi Asyrafi616da772019-06-27 11:34:03 +080031
32/* SiP Service UUID */
33DEFINE_SVC_UUID2(intl_svc_uid,
34 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
35 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
36
Hadi Asyraficee6aa92019-12-17 15:25:04 +080037static uint64_t socfpga_sip_handler(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +080038 uint64_t x1,
39 uint64_t x2,
40 uint64_t x3,
41 uint64_t x4,
42 void *cookie,
43 void *handle,
44 uint64_t flags)
45{
46 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
47 SMC_RET1(handle, SMC_UNK);
48}
49
50struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
51
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080052static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
Hadi Asyrafi616da772019-06-27 11:34:03 +080053{
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +080054 uint32_t args[3];
Hadi Asyrafi616da772019-06-27 11:34:03 +080055
56 while (max_blocks > 0 && buffer->size > buffer->size_written) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080057 args[0] = (1<<8);
58 args[1] = buffer->addr + buffer->size_written;
59 if (buffer->size - buffer->size_written <= bytes_per_block) {
Hadi Asyrafi616da772019-06-27 11:34:03 +080060 args[2] = buffer->size - buffer->size_written;
Hadi Asyrafi616da772019-06-27 11:34:03 +080061 current_buffer++;
62 current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080063 } else
Hadi Asyrafi616da772019-06-27 11:34:03 +080064 args[2] = bytes_per_block;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080065
66 buffer->size_written += args[2];
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080067 mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +080068 3U, CMD_INDIRECT);
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080069
70 buffer->subblocks_sent++;
Hadi Asyrafi616da772019-06-27 11:34:03 +080071 max_blocks--;
72 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080073
74 return !max_blocks;
Hadi Asyrafi616da772019-06-27 11:34:03 +080075}
76
77static int intel_fpga_sdm_write_all(void)
78{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080079 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
80 if (intel_fpga_sdm_write_buffer(
81 &fpga_config_buffers[current_buffer]))
82 break;
Hadi Asyrafi616da772019-06-27 11:34:03 +080083 return 0;
84}
85
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +080086static uint32_t intel_mailbox_fpga_config_isdone(uint32_t query_type)
Hadi Asyrafi616da772019-06-27 11:34:03 +080087{
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +080088 uint32_t ret;
89
90 if (query_type == 1)
Sieu Mun Tang24682662022-02-19 21:49:48 +080091 ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, false);
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +080092 else
Sieu Mun Tang24682662022-02-19 21:49:48 +080093 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, true);
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080094
95 if (ret) {
96 if (ret == MBOX_CFGSTAT_STATE_CONFIG)
97 return INTEL_SIP_SMC_STATUS_BUSY;
98 else
99 return INTEL_SIP_SMC_STATUS_ERROR;
100 }
101
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800102 if (query_type != 1) {
103 /* full reconfiguration */
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +0800104 if (is_full_reconfig)
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800105 socfpga_bridges_enable(); /* Enable bridge */
106 }
107
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800108 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800109}
110
111static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
112{
113 int i;
114
115 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
116 if (fpga_config_buffers[i].block_number == current_block) {
117 fpga_config_buffers[i].subblocks_sent--;
118 if (fpga_config_buffers[i].subblocks_sent == 0
119 && fpga_config_buffers[i].size <=
120 fpga_config_buffers[i].size_written) {
121 fpga_config_buffers[i].write_requested = 0;
122 current_block++;
123 *buffer_addr_completed =
124 fpga_config_buffers[i].addr;
125 return 0;
126 }
127 }
128 }
129
130 return -1;
131}
132
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800133static int intel_fpga_config_completed_write(uint32_t *completed_addr,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800134 uint32_t *count, uint32_t *job_id)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800135{
Hadi Asyrafi616da772019-06-27 11:34:03 +0800136 uint32_t resp[5];
Sieu Mun Tang24682662022-02-19 21:49:48 +0800137 unsigned int resp_len = ARRAY_SIZE(resp);
138 int status = INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800139 int all_completed = 1;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800140 *count = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800141
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800142 while (*count < 3) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800143
Sieu Mun Tang24682662022-02-19 21:49:48 +0800144 status = mailbox_read_response(job_id,
145 resp, &resp_len);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800146
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800147 if (status < 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800148 break;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800149 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800150
Hadi Asyrafi616da772019-06-27 11:34:03 +0800151 max_blocks++;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800152
Hadi Asyrafi616da772019-06-27 11:34:03 +0800153 if (mark_last_buffer_xfer_completed(
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800154 &completed_addr[*count]) == 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800155 *count = *count + 1;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800156 } else {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800157 break;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800158 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800159 }
160
161 if (*count <= 0) {
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800162 if (status != MBOX_NO_RESPONSE &&
163 status != MBOX_TIMEOUT && resp_len != 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800164 mailbox_clear_response();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800165 return INTEL_SIP_SMC_STATUS_ERROR;
166 }
167
168 *count = 0;
169 }
170
171 intel_fpga_sdm_write_all();
172
173 if (*count > 0)
174 status = INTEL_SIP_SMC_STATUS_OK;
175 else if (*count == 0)
176 status = INTEL_SIP_SMC_STATUS_BUSY;
177
178 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
179 if (fpga_config_buffers[i].write_requested != 0) {
180 all_completed = 0;
181 break;
182 }
183 }
184
185 if (all_completed == 1)
186 return INTEL_SIP_SMC_STATUS_OK;
187
188 return status;
189}
190
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +0800191static int intel_fpga_config_start(uint32_t type)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800192{
Sieu Mun Tang24682662022-02-19 21:49:48 +0800193 uint32_t argument = 0x1;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800194 uint32_t response[3];
195 int status = 0;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800196 unsigned int size = 0;
197 unsigned int resp_len = ARRAY_SIZE(response);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800198
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +0800199 if ((config_type)type == FULL_CONFIG) {
200 is_full_reconfig = true;
201 }
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800202
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800203 mailbox_clear_response();
204
Sieu Mun Tang24682662022-02-19 21:49:48 +0800205 mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
206 CMD_CASUAL, NULL, NULL);
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800207
Sieu Mun Tang24682662022-02-19 21:49:48 +0800208 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
209 CMD_CASUAL, response, &resp_len);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800210
211 if (status < 0)
212 return status;
213
214 max_blocks = response[0];
215 bytes_per_block = response[1];
216
217 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
218 fpga_config_buffers[i].size = 0;
219 fpga_config_buffers[i].size_written = 0;
220 fpga_config_buffers[i].addr = 0;
221 fpga_config_buffers[i].write_requested = 0;
222 fpga_config_buffers[i].block_number = 0;
223 fpga_config_buffers[i].subblocks_sent = 0;
224 }
225
226 blocks_submitted = 0;
227 current_block = 0;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800228 read_block = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800229 current_buffer = 0;
230
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800231 /* full reconfiguration */
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +0800232 if (is_full_reconfig) {
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800233 /* Disable bridge */
234 socfpga_bridges_disable();
235 }
236
Hadi Asyrafi616da772019-06-27 11:34:03 +0800237 return 0;
238}
239
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800240static bool is_fpga_config_buffer_full(void)
241{
242 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
243 if (!fpga_config_buffers[i].write_requested)
244 return false;
245 return true;
246}
247
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800248bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800249{
Abdul Halim, Muhammad Hadi Asyrafi461f5442020-07-03 13:22:09 +0800250 if (!addr && !size) {
251 return true;
252 }
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800253 if (size > (UINT64_MAX - addr))
254 return false;
Abdul Halim, Muhammad Hadi Asyrafie59b9992020-02-11 20:17:05 +0800255 if (addr < BL31_LIMIT)
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800256 return false;
257 if (addr + size > DRAM_BASE + DRAM_SIZE)
258 return false;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800259
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800260 return true;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800261}
Hadi Asyrafi616da772019-06-27 11:34:03 +0800262
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800263static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800264{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800265 int i;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800266
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800267 intel_fpga_sdm_write_all();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800268
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800269 if (!is_address_in_ddr_range(mem, size) ||
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800270 is_fpga_config_buffer_full())
271 return INTEL_SIP_SMC_STATUS_REJECTED;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800272
273 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800274 int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
275
276 if (!fpga_config_buffers[j].write_requested) {
277 fpga_config_buffers[j].addr = mem;
278 fpga_config_buffers[j].size = size;
279 fpga_config_buffers[j].size_written = 0;
280 fpga_config_buffers[j].write_requested = 1;
281 fpga_config_buffers[j].block_number =
Hadi Asyrafi616da772019-06-27 11:34:03 +0800282 blocks_submitted++;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800283 fpga_config_buffers[j].subblocks_sent = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800284 break;
285 }
286 }
287
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800288 if (is_fpga_config_buffer_full())
289 return INTEL_SIP_SMC_STATUS_BUSY;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800290
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800291 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800292}
293
Hadi Asyrafi67942302019-10-22 13:28:51 +0800294static int is_out_of_sec_range(uint64_t reg_addr)
295{
Siew Chin Lim869d4f52021-05-11 21:12:22 +0800296#if DEBUG
297 return 0;
298#endif
299
Hadi Asyrafi67942302019-10-22 13:28:51 +0800300 switch (reg_addr) {
301 case(0xF8011100): /* ECCCTRL1 */
302 case(0xF8011104): /* ECCCTRL2 */
303 case(0xF8011110): /* ERRINTEN */
304 case(0xF8011114): /* ERRINTENS */
305 case(0xF8011118): /* ERRINTENR */
306 case(0xF801111C): /* INTMODE */
307 case(0xF8011120): /* INTSTAT */
308 case(0xF8011124): /* DIAGINTTEST */
309 case(0xF801112C): /* DERRADDRA */
310 case(0xFFD12028): /* SDMMCGRP_CTRL */
311 case(0xFFD12044): /* EMAC0 */
312 case(0xFFD12048): /* EMAC1 */
313 case(0xFFD1204C): /* EMAC2 */
314 case(0xFFD12090): /* ECC_INT_MASK_VALUE */
315 case(0xFFD12094): /* ECC_INT_MASK_SET */
316 case(0xFFD12098): /* ECC_INT_MASK_CLEAR */
317 case(0xFFD1209C): /* ECC_INTSTATUS_SERR */
318 case(0xFFD120A0): /* ECC_INTSTATUS_DERR */
319 case(0xFFD120C0): /* NOC_TIMEOUT */
320 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
321 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
322 case(0xFFD120D0): /* NOC_IDLEACK */
323 case(0xFFD120D4): /* NOC_IDLESTATUS */
324 case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */
325 case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */
326 case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */
327 case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */
328 return 0;
329
330 default:
331 break;
332 }
333
334 return -1;
335}
336
337/* Secure register access */
338uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
339{
340 if (is_out_of_sec_range(reg_addr))
341 return INTEL_SIP_SMC_STATUS_ERROR;
342
343 *retval = mmio_read_32(reg_addr);
344
345 return INTEL_SIP_SMC_STATUS_OK;
346}
347
348uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
349 uint32_t *retval)
350{
351 if (is_out_of_sec_range(reg_addr))
352 return INTEL_SIP_SMC_STATUS_ERROR;
353
354 mmio_write_32(reg_addr, val);
355
356 return intel_secure_reg_read(reg_addr, retval);
357}
358
359uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
360 uint32_t val, uint32_t *retval)
361{
362 if (!intel_secure_reg_read(reg_addr, retval)) {
363 *retval &= ~mask;
Siew Chin Lima0763152021-07-10 00:55:35 +0800364 *retval |= val & mask;
Hadi Asyrafi67942302019-10-22 13:28:51 +0800365 return intel_secure_reg_write(reg_addr, *retval, retval);
366 }
367
368 return INTEL_SIP_SMC_STATUS_ERROR;
369}
370
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800371/* Intel Remote System Update (RSU) services */
372uint64_t intel_rsu_update_address;
373
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800374static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800375{
376 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0)
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800377 return INTEL_SIP_SMC_RSU_ERROR;
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800378
379 return INTEL_SIP_SMC_STATUS_OK;
380}
381
382static uint32_t intel_rsu_update(uint64_t update_address)
383{
384 intel_rsu_update_address = update_address;
385 return INTEL_SIP_SMC_STATUS_OK;
386}
387
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +0800388static uint32_t intel_rsu_notify(uint32_t execution_stage)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800389{
Abdul Halim, Muhammad Hadi Asyrafie59b9992020-02-11 20:17:05 +0800390 if (mailbox_hps_stage_notify(execution_stage) < 0)
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800391 return INTEL_SIP_SMC_RSU_ERROR;
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800392
393 return INTEL_SIP_SMC_STATUS_OK;
394}
395
396static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
397 uint32_t *ret_stat)
398{
399 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0)
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800400 return INTEL_SIP_SMC_RSU_ERROR;
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800401
402 *ret_stat = respbuf[8];
403 return INTEL_SIP_SMC_STATUS_OK;
404}
405
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +0800406static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
407 uint64_t dcmf_ver_3_2)
408{
409 rsu_dcmf_ver[0] = dcmf_ver_1_0;
410 rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
411 rsu_dcmf_ver[2] = dcmf_ver_3_2;
412 rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
413
414 return INTEL_SIP_SMC_STATUS_OK;
415}
416
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800417/* Mailbox services */
Sieu Mun Tang24682662022-02-19 21:49:48 +0800418static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
419 unsigned int len,
420 uint32_t urgent, uint32_t *response,
421 unsigned int resp_len, int *mbox_status,
422 unsigned int *len_in_resp)
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800423{
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800424 *len_in_resp = 0;
425 *mbox_status = 0;
426
427 if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len))
428 return INTEL_SIP_SMC_STATUS_REJECTED;
429
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800430 int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
Sieu Mun Tang24682662022-02-19 21:49:48 +0800431 response, &resp_len);
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800432
433 if (status < 0) {
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800434 *mbox_status = -status;
435 return INTEL_SIP_SMC_STATUS_ERROR;
436 }
437
438 *mbox_status = 0;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800439 *len_in_resp = resp_len;
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800440 return INTEL_SIP_SMC_STATUS_OK;
441}
442
Abdul Halim, Muhammad Hadi Asyrafib30ce3f2020-06-18 16:21:29 +0800443/* Miscellaneous HPS services */
444static uint32_t intel_hps_set_bridges(uint64_t enable)
445{
446 if (enable != 0U) {
447 socfpga_bridges_enable();
448 } else {
449 socfpga_bridges_disable();
450 }
451
452 return INTEL_SIP_SMC_STATUS_OK;
453}
454
Hadi Asyrafi616da772019-06-27 11:34:03 +0800455/*
456 * This function is responsible for handling all SiP calls from the NS world
457 */
458
459uintptr_t sip_smc_handler(uint32_t smc_fid,
460 u_register_t x1,
461 u_register_t x2,
462 u_register_t x3,
463 u_register_t x4,
464 void *cookie,
465 void *handle,
466 u_register_t flags)
467{
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800468 uint32_t retval = 0;
Sieu Mun Tanga34b8812022-03-17 03:11:55 +0800469 uint32_t mbox_error = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800470 uint32_t completed_addr[3];
Sieu Mun Tanga34b8812022-03-17 03:11:55 +0800471 uint64_t retval64, rsu_respbuf[9];
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800472 int status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800473 int mbox_status;
474 unsigned int len_in_resp;
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800475 u_register_t x5, x6;
Abdul Halim, Muhammad Hadi Asyrafib45f15e2020-05-14 15:32:43 +0800476
Hadi Asyrafi616da772019-06-27 11:34:03 +0800477 switch (smc_fid) {
478 case SIP_SVC_UID:
479 /* Return UID to the caller */
480 SMC_UUID_RET(handle, intl_svc_uid);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800481
Hadi Asyrafi616da772019-06-27 11:34:03 +0800482 case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +0800483 status = intel_mailbox_fpga_config_isdone(x1);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800484 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800485
Hadi Asyrafi616da772019-06-27 11:34:03 +0800486 case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
487 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
488 INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
489 INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
490 INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800491
Hadi Asyrafi616da772019-06-27 11:34:03 +0800492 case INTEL_SIP_SMC_FPGA_CONFIG_START:
493 status = intel_fpga_config_start(x1);
494 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800495
Hadi Asyrafi616da772019-06-27 11:34:03 +0800496 case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
497 status = intel_fpga_config_write(x1, x2);
498 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800499
Hadi Asyrafi616da772019-06-27 11:34:03 +0800500 case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
501 status = intel_fpga_config_completed_write(completed_addr,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800502 &retval, &rcv_id);
503 switch (retval) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800504 case 1:
505 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
506 completed_addr[0], 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800507
Hadi Asyrafi616da772019-06-27 11:34:03 +0800508 case 2:
509 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
510 completed_addr[0],
511 completed_addr[1], 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800512
Hadi Asyrafi616da772019-06-27 11:34:03 +0800513 case 3:
514 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
515 completed_addr[0],
516 completed_addr[1],
517 completed_addr[2]);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800518
Hadi Asyrafi616da772019-06-27 11:34:03 +0800519 case 0:
520 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800521
Hadi Asyrafi616da772019-06-27 11:34:03 +0800522 default:
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800523 mailbox_clear_response();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800524 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
525 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800526
527 case INTEL_SIP_SMC_REG_READ:
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800528 status = intel_secure_reg_read(x1, &retval);
529 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800530
531 case INTEL_SIP_SMC_REG_WRITE:
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800532 status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
533 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800534
535 case INTEL_SIP_SMC_REG_UPDATE:
536 status = intel_secure_reg_update(x1, (uint32_t)x2,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800537 (uint32_t)x3, &retval);
538 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800539
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800540 case INTEL_SIP_SMC_RSU_STATUS:
541 status = intel_rsu_status(rsu_respbuf,
542 ARRAY_SIZE(rsu_respbuf));
543 if (status) {
544 SMC_RET1(handle, status);
545 } else {
546 SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
547 rsu_respbuf[2], rsu_respbuf[3]);
548 }
549
550 case INTEL_SIP_SMC_RSU_UPDATE:
551 status = intel_rsu_update(x1);
552 SMC_RET1(handle, status);
553
554 case INTEL_SIP_SMC_RSU_NOTIFY:
555 status = intel_rsu_notify(x1);
556 SMC_RET1(handle, status);
557
558 case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
559 status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800560 ARRAY_SIZE(rsu_respbuf), &retval);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800561 if (status) {
562 SMC_RET1(handle, status);
563 } else {
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800564 SMC_RET2(handle, status, retval);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800565 }
566
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +0800567 case INTEL_SIP_SMC_RSU_DCMF_VERSION:
568 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
569 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
570 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
571
572 case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
573 status = intel_rsu_copy_dcmf_version(x1, x2);
574 SMC_RET1(handle, status);
575
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +0800576 case INTEL_SIP_SMC_ECC_DBE:
577 status = intel_ecc_dbe_notification(x1);
578 SMC_RET1(handle, status);
579
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800580 case INTEL_SIP_SMC_MBOX_SEND_CMD:
581 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
582 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +0800583 status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4,
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800584 (uint32_t *)x5, x6, &mbox_status,
585 &len_in_resp);
Sieu Mun Tangf02f0cb2022-02-19 20:36:41 +0800586 SMC_RET3(handle, status, mbox_status, len_in_resp);
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800587
Sieu Mun Tanga34b8812022-03-17 03:11:55 +0800588 case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
589 status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
590 &mbox_error);
591 SMC_RET4(handle, status, mbox_error, x1, retval64);
592
Sieu Mun Tangf9cb6572022-04-27 18:24:06 +0800593 case INTEL_SIP_SMC_SVC_VERSION:
594 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
595 SIP_SVC_VERSION_MAJOR,
596 SIP_SVC_VERSION_MINOR);
597
Abdul Halim, Muhammad Hadi Asyrafib30ce3f2020-06-18 16:21:29 +0800598 case INTEL_SIP_SMC_HPS_SET_BRIDGES:
599 status = intel_hps_set_bridges(x1);
600 SMC_RET1(handle, status);
601
Hadi Asyrafi616da772019-06-27 11:34:03 +0800602 default:
603 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
604 cookie, handle, flags);
605 }
606}
607
608DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +0800609 socfpga_sip_svc,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800610 OEN_SIP_START,
611 OEN_SIP_END,
612 SMC_TYPE_FAST,
613 NULL,
614 sip_smc_handler
615);
616
617DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +0800618 socfpga_sip_svc_std,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800619 OEN_SIP_START,
620 OEN_SIP_END,
621 SMC_TYPE_YIELD,
622 NULL,
623 sip_smc_handler
624);