blob: c41773b886eb02af643542cd672cf73ab8300f37 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Soby Mathew73308d02018-01-09 14:36:14 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <platform_def.h>
8
Sandrine Bailleuxc10bd2c2013-11-12 16:41:16 +00009#include <arch.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <common/bl_common.h>
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010011#include <el3_common_macros.S>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <lib/pmf/pmf_asm_macros.S>
13#include <lib/runtime_instr.h>
14#include <lib/xlat_tables/xlat_mmu_helpers.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010015
16 .globl bl31_entrypoint
Soby Mathewd0194872016-04-29 19:01:30 +010017 .globl bl31_warm_entrypoint
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
Achin Gupta4f6ad662013-10-25 09:08:21 +010019 /* -----------------------------------------------------
20 * bl31_entrypoint() is the cold boot entrypoint,
21 * executed only by the primary cpu.
22 * -----------------------------------------------------
23 */
24
Andrew Thoelke38bde412014-03-18 13:46:55 +000025func bl31_entrypoint
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010026#if !RESET_TO_BL31
Vikram Kanigirida567432014-04-15 18:08:08 +010027 /* ---------------------------------------------------------------
Soby Mathew73308d02018-01-09 14:36:14 +000028 * Stash the previous bootloader arguments x0 - x3 for later use.
Vikram Kanigirida567432014-04-15 18:08:08 +010029 * ---------------------------------------------------------------
Sandrine Bailleuxc10bd2c2013-11-12 16:41:16 +000030 */
Vikram Kanigiria3a5e4a2014-05-15 18:27:15 +010031 mov x20, x0
32 mov x21, x1
Soby Mathew73308d02018-01-09 14:36:14 +000033 mov x22, x2
34 mov x23, x3
Sandrine Bailleuxc10bd2c2013-11-12 16:41:16 +000035
Harry Liebel4f603682014-01-14 18:11:48 +000036 /* ---------------------------------------------------------------------
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010037 * For !RESET_TO_BL31 systems, only the primary CPU ever reaches
38 * bl31_entrypoint() during the cold boot flow, so the cold/warm boot
39 * and primary/secondary CPU logic should not be executed in this case.
Harry Liebel4f603682014-01-14 18:11:48 +000040 *
David Cunadofee86532017-04-13 22:38:29 +010041 * Also, assume that the previous bootloader has already initialised the
42 * SCTLR_EL3, including the endianness, and has initialised the memory.
Harry Liebel4f603682014-01-14 18:11:48 +000043 * ---------------------------------------------------------------------
44 */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010045 el3_entrypoint_common \
David Cunadofee86532017-04-13 22:38:29 +010046 _init_sctlr=0 \
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010047 _warm_boot_mailbox=0 \
48 _secondary_cold_boot=0 \
49 _init_memory=0 \
50 _init_c_runtime=1 \
51 _exception_vectors=runtime_exceptions
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010052#else
Sandrine Bailleux449dbd52015-06-02 17:19:43 +010053 /* ---------------------------------------------------------------------
54 * For RESET_TO_BL31 systems which have a programmable reset address,
55 * bl31_entrypoint() is executed only on the cold boot path so we can
56 * skip the warm boot mailbox mechanism.
57 * ---------------------------------------------------------------------
58 */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010059 el3_entrypoint_common \
David Cunadofee86532017-04-13 22:38:29 +010060 _init_sctlr=1 \
Sandrine Bailleux449dbd52015-06-02 17:19:43 +010061 _warm_boot_mailbox=!PROGRAMMABLE_RESET_ADDRESS \
Sandrine Bailleuxb21b02f2015-10-30 15:05:17 +000062 _secondary_cold_boot=!COLD_BOOT_SINGLE_CPU \
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010063 _init_memory=1 \
64 _init_c_runtime=1 \
65 _exception_vectors=runtime_exceptions
Jeenu Viswambharancaa84932014-02-06 10:36:15 +000066
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010067 /* ---------------------------------------------------------------------
Juan Castillo7d199412015-12-14 09:35:25 +000068 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010069 * there's no argument to relay from a previous bootloader. Zero the
70 * arguments passed to the platform layer to reflect that.
71 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +010072 */
Soby Mathew73308d02018-01-09 14:36:14 +000073 mov x20, 0
74 mov x21, 0
75 mov x22, 0
76 mov x23, 0
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010077#endif /* RESET_TO_BL31 */
Soby Mathew4e28c202018-10-14 08:09:22 +010078
79 /* --------------------------------------------------------------------
80 * If PIE is enabled, fixup the Global descriptor Table and dynamic
81 * relocations
82 * --------------------------------------------------------------------
83 */
84#if ENABLE_PIE
85 mov_imm x0, BL31_BASE
86 mov_imm x1, BL31_LIMIT
87 bl fixup_gdt_reloc
88#endif /* ENABLE_PIE */
89
Achin Gupta4f6ad662013-10-25 09:08:21 +010090 /* ---------------------------------------------
91 * Perform platform specific early arch. setup
92 * ---------------------------------------------
93 */
Soby Mathew73308d02018-01-09 14:36:14 +000094 mov x0, x20
95 mov x1, x21
96 mov x2, x22
97 mov x3, x23
98 bl bl31_early_platform_setup2
Achin Gupta4f6ad662013-10-25 09:08:21 +010099 bl bl31_plat_arch_setup
100
101 /* ---------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000102 * Jump to main function.
Achin Guptab739f222014-01-18 16:50:09 +0000103 * ---------------------------------------------
104 */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000105 bl bl31_main
Achin Guptab739f222014-01-18 16:50:09 +0000106
Achin Guptae9c4a642015-09-11 16:03:13 +0100107 /* -------------------------------------------------------------
108 * Clean the .data & .bss sections to main memory. This ensures
109 * that any global data which was initialised by the primary CPU
110 * is visible to secondary CPUs before they enable their data
111 * caches and participate in coherency.
112 * -------------------------------------------------------------
113 */
114 adr x0, __DATA_START__
115 adr x1, __DATA_END__
116 sub x1, x1, x0
117 bl clean_dcache_range
118
119 adr x0, __BSS_START__
120 adr x1, __BSS_END__
121 sub x1, x1, x0
122 bl clean_dcache_range
123
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000124 b el3_exit
Kévin Petita877c252015-03-24 14:03:57 +0000125endfunc bl31_entrypoint
Soby Mathewd0194872016-04-29 19:01:30 +0100126
127 /* --------------------------------------------------------------------
128 * This CPU has been physically powered up. It is either resuming from
129 * suspend or has simply been turned on. In both cases, call the BL31
130 * warmboot entrypoint
131 * --------------------------------------------------------------------
132 */
133func bl31_warm_entrypoint
dp-arm3cac7862016-09-19 11:18:44 +0100134#if ENABLE_RUNTIME_INSTRUMENTATION
135
136 /*
137 * This timestamp update happens with cache off. The next
138 * timestamp collection will need to do cache maintenance prior
139 * to timestamp update.
140 */
Antonio Nino Diazf0b14cf2018-10-04 09:55:23 +0100141 pmf_calc_timestamp_addr rt_instr_svc, RT_INSTR_EXIT_HW_LOW_PWR
dp-arm3cac7862016-09-19 11:18:44 +0100142 mrs x1, cntpct_el0
143 str x1, [x0]
144#endif
145
Soby Mathewd0194872016-04-29 19:01:30 +0100146 /*
147 * On the warm boot path, most of the EL3 initialisations performed by
148 * 'el3_entrypoint_common' must be skipped:
149 *
150 * - Only when the platform bypasses the BL1/BL31 entrypoint by
David Cunadofee86532017-04-13 22:38:29 +0100151 * programming the reset address do we need to initialise SCTLR_EL3.
Soby Mathewd0194872016-04-29 19:01:30 +0100152 * In other cases, we assume this has been taken care by the
153 * entrypoint code.
154 *
155 * - No need to determine the type of boot, we know it is a warm boot.
156 *
157 * - Do not try to distinguish between primary and secondary CPUs, this
158 * notion only exists for a cold boot.
159 *
160 * - No need to initialise the memory or the C runtime environment,
161 * it has been done once and for all on the cold boot path.
162 */
163 el3_entrypoint_common \
David Cunadofee86532017-04-13 22:38:29 +0100164 _init_sctlr=PROGRAMMABLE_RESET_ADDRESS \
Soby Mathewd0194872016-04-29 19:01:30 +0100165 _warm_boot_mailbox=0 \
166 _secondary_cold_boot=0 \
167 _init_memory=0 \
168 _init_c_runtime=0 \
169 _exception_vectors=runtime_exceptions
170
Jeenu Viswambharan46144962017-01-05 10:37:21 +0000171 /*
172 * We're about to enable MMU and participate in PSCI state coordination.
173 *
174 * The PSCI implementation invokes platform routines that enable CPUs to
175 * participate in coherency. On a system where CPUs are not
Soby Mathew043fe9c2017-04-10 22:35:42 +0100176 * cache-coherent without appropriate platform specific programming,
177 * having caches enabled until such time might lead to coherency issues
178 * (resulting from stale data getting speculatively fetched, among
179 * others). Therefore we keep data caches disabled even after enabling
180 * the MMU for such platforms.
Jeenu Viswambharan46144962017-01-05 10:37:21 +0000181 *
Soby Mathew043fe9c2017-04-10 22:35:42 +0100182 * On systems with hardware-assisted coherency, or on single cluster
183 * platforms, such platform specific programming is not required to
184 * enter coherency (as CPUs already are); and there's no reason to have
185 * caches disabled either.
Soby Mathewd0194872016-04-29 19:01:30 +0100186 */
Soby Mathew043fe9c2017-04-10 22:35:42 +0100187#if HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100188 mov x0, xzr
189#else
190 mov x0, #DISABLE_DCACHE
Soby Mathew043fe9c2017-04-10 22:35:42 +0100191#endif
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100192 bl bl31_plat_enable_mmu
Soby Mathew043fe9c2017-04-10 22:35:42 +0100193
Soby Mathewd0194872016-04-29 19:01:30 +0100194 bl psci_warmboot_entrypoint
195
dp-arm3cac7862016-09-19 11:18:44 +0100196#if ENABLE_RUNTIME_INSTRUMENTATION
Antonio Nino Diazf0b14cf2018-10-04 09:55:23 +0100197 pmf_calc_timestamp_addr rt_instr_svc, RT_INSTR_EXIT_PSCI
dp-arm3cac7862016-09-19 11:18:44 +0100198 mov x19, x0
199
200 /*
201 * Invalidate before updating timestamp to ensure previous timestamp
202 * updates on the same cache line with caches disabled are properly
203 * seen by the same core. Without the cache invalidate, the core might
204 * write into a stale cache line.
205 */
206 mov x1, #PMF_TS_SIZE
207 mov x20, x30
208 bl inv_dcache_range
209 mov x30, x20
210
211 mrs x0, cntpct_el0
212 str x0, [x19]
213#endif
Soby Mathewd0194872016-04-29 19:01:30 +0100214 b el3_exit
215endfunc bl31_warm_entrypoint