blob: f5198f68678824c1ea19d6a99ea7f49f159dfd4a [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Roberto Vargas2ca18d92018-02-12 12:36:17 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2b6b5742015-03-19 19:17:53 +00007#include <arm_config.h>
8#include <arm_def.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +00009#include <arm_spm_def.h>
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010010#include <assert.h>
11#include <cci.h>
Soby Mathew7356b1e2016-03-24 10:12:42 +000012#include <ccn.h>
Dan Handley714a0d22014-04-09 13:13:04 +010013#include <debug.h>
Achin Gupta1fa7eb62015-11-03 14:18:34 +000014#include <gicv2.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010015#include <mmio.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000016#include <plat_arm.h>
John Tsichritzisc34341a2018-07-30 13:41:52 +010017#include <platform.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000018#include <secure_partition.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000019#include <v2m_def.h>
Antonio Nino Diaz61aff002018-10-19 16:52:22 +010020#include <xlat_tables_compat.h>
21
Dan Handleyed6ff952014-05-14 17:44:19 +010022#include "../fvp_def.h"
Roberto Vargas2ca18d92018-02-12 12:36:17 +000023#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010024
Achin Gupta1fa7eb62015-11-03 14:18:34 +000025/* Defines for GIC Driver build time selection */
26#define FVP_GICV2 1
27#define FVP_GICV3 2
Achin Gupta1fa7eb62015-11-03 14:18:34 +000028
Achin Gupta4f6ad662013-10-25 09:08:21 +010029/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000030 * arm_config holds the characteristics of the differences between the three FVP
31 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000032 * at each boot stage by the primary before enabling the MMU (to allow
33 * interconnect configuration) & used thereafter. Each BL will have its own copy
34 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010035 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000036arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010037
38#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
39 DEVICE0_SIZE, \
40 MT_DEVICE | MT_RW | MT_SECURE)
41
42#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
43 DEVICE1_SIZE, \
44 MT_DEVICE | MT_RW | MT_SECURE)
45
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010046/*
47 * Need to be mapped with write permissions in order to set a new non-volatile
48 * counter value.
49 */
Juan Castillo31a68f02015-04-14 12:49:03 +010050#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
51 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010052 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010053
Jon Medhurstb1eb0932014-02-26 16:27:53 +000054/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010055 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas344ff022018-10-19 16:44:18 +010056 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
57 * of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010058 *
59 * The flash needs to be mapped as writable in order to erase the FIP's Table of
60 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000061 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090062#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000063const mmap_region_t plat_arm_mmap[] = {
64 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010065 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000066 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010067 MAP_DEVICE0,
68 MAP_DEVICE1,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010069#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010070 /* To access the Root of Trust Public Key registers. */
71 MAP_DEVICE2,
72 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010073 ARM_MAP_NS_DRAM1,
74#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010075 {0}
76};
77#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090078#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000079const mmap_region_t plat_arm_mmap[] = {
80 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010081 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000082 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010083 MAP_DEVICE0,
84 MAP_DEVICE1,
Dan Handley2b6b5742015-03-19 19:17:53 +000085 ARM_MAP_NS_DRAM1,
Roberto Vargasf8fda102017-08-08 11:27:20 +010086#ifdef AARCH64
87 ARM_MAP_DRAM2,
88#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010089#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +000090 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010091#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010092#if TRUSTED_BOARD_BOOT
93 /* To access the Root of Trust Public Key registers. */
94 MAP_DEVICE2,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +010095#if !BL2_AT_EL3
John Tsichritzisc34341a2018-07-30 13:41:52 +010096 ARM_MAP_BL1_RW,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +010097#endif
John Tsichritzisc34341a2018-07-30 13:41:52 +010098#endif /* TRUSTED_BOARD_BOOT */
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000099#if ENABLE_SPM
100 ARM_SP_IMAGE_MMAP,
101#endif
David Wang0ba499f2016-03-07 11:02:57 +0800102#if ARM_BL31_IN_DRAM
103 ARM_MAP_BL31_SEC_DRAM,
104#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200105#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100106 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200107 ARM_OPTEE_PAGEABLE_LOAD_MEM,
108#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100109 {0}
110};
111#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900112#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100113const mmap_region_t plat_arm_mmap[] = {
114 MAP_DEVICE0,
115 V2M_MAP_IOFPGA,
116 {0}
117};
118#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900119#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000120const mmap_region_t plat_arm_mmap[] = {
121 ARM_MAP_SHARED_RAM,
Soby Mathew9ca28062017-10-11 16:08:58 +0100122 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000123 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100124 MAP_DEVICE0,
125 MAP_DEVICE1,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100126 ARM_V2M_MAP_MEM_PROTECT,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000127#if ENABLE_SPM
128 ARM_SPM_BUF_EL3_MMAP,
129#endif
130 {0}
131};
132
133#if ENABLE_SPM && defined(IMAGE_BL31)
134const mmap_region_t plat_arm_secure_partition_mmap[] = {
135 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100136 MAP_REGION_FLAT(DEVICE0_BASE, \
137 DEVICE0_SIZE, \
138 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000139 ARM_SP_IMAGE_MMAP,
140 ARM_SP_IMAGE_NS_BUF_MMAP,
141 ARM_SP_IMAGE_RW_MMAP,
142 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100143 {0}
144};
145#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000146#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900147#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000148const mmap_region_t plat_arm_mmap[] = {
Soby Mathew0d268dc2016-07-11 14:13:56 +0100149#ifdef AARCH32
150 ARM_MAP_SHARED_RAM,
Joel Hutton10503cc2018-03-15 11:33:44 +0000151 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew0d268dc2016-07-11 14:13:56 +0100152#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000153 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100154 MAP_DEVICE0,
155 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000156 {0}
157};
Soby Mathewb08bc042014-09-03 17:48:44 +0100158#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000159
Dan Handley2b6b5742015-03-19 19:17:53 +0000160ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000161
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100162#if FVP_INTERCONNECT_DRIVER != FVP_CCN
163static const int fvp_cci400_map[] = {
164 PLAT_FVP_CCI400_CLUS0_SL_PORT,
165 PLAT_FVP_CCI400_CLUS1_SL_PORT,
166};
167
168static const int fvp_cci5xx_map[] = {
169 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
170 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
171};
172
173static unsigned int get_interconnect_master(void)
174{
175 unsigned int master;
176 u_register_t mpidr;
177
178 mpidr = read_mpidr_el1();
179 master = (arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) ?
180 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
181
182 assert(master < FVP_CLUSTER_COUNT);
183 return master;
184}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000185#endif
186
187#if ENABLE_SPM && defined(IMAGE_BL31)
188/*
189 * Boot information passed to a secure partition during initialisation. Linear
190 * indices in MP information will be filled at runtime.
191 */
192static secure_partition_mp_info_t sp_mp_info[] = {
193 [0] = {0x80000000, 0},
194 [1] = {0x80000001, 0},
195 [2] = {0x80000002, 0},
196 [3] = {0x80000003, 0},
197 [4] = {0x80000100, 0},
198 [5] = {0x80000101, 0},
199 [6] = {0x80000102, 0},
200 [7] = {0x80000103, 0},
201};
202
203const secure_partition_boot_info_t plat_arm_secure_partition_boot_info = {
204 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
205 .h.version = VERSION_1,
206 .h.size = sizeof(secure_partition_boot_info_t),
207 .h.attr = 0,
208 .sp_mem_base = ARM_SP_IMAGE_BASE,
209 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
210 .sp_image_base = ARM_SP_IMAGE_BASE,
211 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
212 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
213 .sp_ns_comm_buf_base = ARM_SP_IMAGE_NS_BUF_BASE,
214 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
215 .sp_image_size = ARM_SP_IMAGE_SIZE,
216 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
217 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
218 .sp_ns_comm_buf_size = ARM_SP_IMAGE_NS_BUF_SIZE,
219 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
220 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
221 .num_cpus = PLATFORM_CORE_COUNT,
222 .mp_info = &sp_mp_info[0],
223};
224
225const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
226{
227 return plat_arm_secure_partition_mmap;
228}
229
230const struct secure_partition_boot_info *plat_get_secure_partition_boot_info(
231 void *cookie)
232{
233 return &plat_arm_secure_partition_boot_info;
234}
235
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100236#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100237
Achin Gupta4f6ad662013-10-25 09:08:21 +0100238/*******************************************************************************
239 * A single boot loader stack is expected to work on both the Foundation FVP
240 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
241 * SYS_ID register provides a mechanism for detecting the differences between
242 * these platforms. This information is stored in a per-BL array to allow the
243 * code to take the correct path.Per BL platform configuration.
244 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100245void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100246{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100247 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100248
Dan Handley2b6b5742015-03-19 19:17:53 +0000249 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
250 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
251 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
252 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
253 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100254
Andrew Thoelke960347d2014-06-26 14:27:26 +0100255 if (arch != ARCH_MODEL) {
256 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000257 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100258 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100259
260 /*
261 * The build field in the SYS_ID tells which variant of the GIC
262 * memory is implemented by the model.
263 */
264 switch (bld) {
265 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000266 ERROR("Legacy Versatile Express memory map for GIC peripheral"
267 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000268 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100269 break;
270 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100271 break;
272 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100273 ERROR("Unsupported board build %x\n", bld);
274 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100275 }
276
277 /*
278 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
279 * for the Foundation FVP.
280 */
281 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000282 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000283 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100284
285 /*
286 * Check for supported revisions of Foundation FVP
287 * Allow future revisions to run but emit warning diagnostic
288 */
289 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000290 case REV_FOUNDATION_FVP_V2_0:
291 case REV_FOUNDATION_FVP_V2_1:
292 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100293 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100294 break;
295 default:
296 WARN("Unrecognized Foundation FVP revision %x\n", rev);
297 break;
298 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100299 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000300 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100301 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100302
303 /*
304 * Check for supported revisions
305 * Allow future revisions to run but emit warning diagnostic
306 */
307 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000308 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100309 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
310 break;
311 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100312 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100313 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100314 break;
315 default:
316 WARN("Unrecognized Base FVP revision %x\n", rev);
317 break;
318 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100319 break;
320 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100321 ERROR("Unsupported board HBI number 0x%x\n", hbi);
322 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100323 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100324
325 /*
326 * We assume that the presence of MT bit, and therefore shifted
327 * affinities, is uniform across the platform: either all CPUs, or no
328 * CPUs implement it.
329 */
330 if (read_mpidr_el1() & MPIDR_MT_MASK)
331 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100332}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100333
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000334
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100335void __init fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100336{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000337#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100338 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
339 ERROR("Unrecognized CCN variant detected. Only CCN-502"
340 " is supported");
341 panic();
342 }
343
344 plat_arm_interconnect_init();
345#else
346 uintptr_t cci_base = 0;
347 const int *cci_map = 0;
348 unsigned int map_size = 0;
349
350 if (!(arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
351 ARM_CONFIG_FVP_HAS_CCI5XX))) {
352 return;
353 }
354
355 /* Initialize the right interconnect */
356 if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) {
357 cci_base = PLAT_FVP_CCI5XX_BASE;
358 cci_map = fvp_cci5xx_map;
359 map_size = ARRAY_SIZE(fvp_cci5xx_map);
360 } else if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) {
361 cci_base = PLAT_FVP_CCI400_BASE;
362 cci_map = fvp_cci400_map;
363 map_size = ARRAY_SIZE(fvp_cci400_map);
Soby Mathew7356b1e2016-03-24 10:12:42 +0000364 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100365
366 assert(cci_base);
367 assert(cci_map);
368 cci_init(cci_base, cci_map, map_size);
369#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100370}
371
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000372void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100373{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100374#if FVP_INTERCONNECT_DRIVER == FVP_CCN
375 plat_arm_interconnect_enter_coherency();
376#else
377 unsigned int master;
378
379 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
380 ARM_CONFIG_FVP_HAS_CCI5XX)) {
381 master = get_interconnect_master();
382 cci_enable_snoop_dvm_reqs(master);
383 }
384#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000385}
386
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000387void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000388{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100389#if FVP_INTERCONNECT_DRIVER == FVP_CCN
390 plat_arm_interconnect_exit_coherency();
391#else
392 unsigned int master;
393
394 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
395 ARM_CONFIG_FVP_HAS_CCI5XX)) {
396 master = get_interconnect_master();
397 cci_disable_snoop_dvm_reqs(master);
398 }
399#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100400}
John Tsichritzisc34341a2018-07-30 13:41:52 +0100401
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100402#if TRUSTED_BOARD_BOOT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100403int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
404{
405 assert(heap_addr != NULL);
406 assert(heap_size != NULL);
407
408 return arm_get_mbedtls_heap(heap_addr, heap_size);
409}
410#endif