blob: e39f9cad67b44ddcbc4a6240256041aa9f7d9016 [file] [log] [blame]
Varun Wadekarecd6a5a2018-04-09 17:48:58 -07001/*
Varun Wadekar2909fa32020-01-09 08:52:10 -08002 * Copyright (c) 2019-2020, NVIDIA CORPORATION. All rights reserved.
Varun Wadekarecd6a5a2018-04-09 17:48:58 -07003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Varun Wadekar2909fa32020-01-09 08:52:10 -08007#ifndef TEGRA_DEF_H
8#define TEGRA_DEF_H
Varun Wadekarecd6a5a2018-04-09 17:48:58 -07009
10#include <lib/utils_def.h>
11
12/*******************************************************************************
Anthony Zhou7534c202019-03-11 15:50:32 +080013 * Chip specific cluster and cpu numbers
14 ******************************************************************************/
15#define PLATFORM_CLUSTER_COUNT U(4)
16#define PLATFORM_MAX_CPUS_PER_CLUSTER U(2)
17
18/*******************************************************************************
Steven Kao0e6dce62018-02-09 21:01:49 +080019 * Chip specific page table and MMU setup constants
20 ******************************************************************************/
21#define PLAT_PHY_ADDR_SPACE_SIZE (ULL(1) << 40)
22#define PLAT_VIRT_ADDR_SPACE_SIZE (ULL(1) << 40)
23
24/*******************************************************************************
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070025 * These values are used by the PSCI implementation during the `CPU_SUSPEND`
26 * and `SYSTEM_SUSPEND` calls as the `state-id` field in the 'power state'
27 * parameter.
28 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080029#define PSTATE_ID_CORE_IDLE U(6)
30#define PSTATE_ID_CORE_POWERDN U(7)
31#define PSTATE_ID_SOC_POWERDN U(2)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070032
33/*******************************************************************************
34 * Platform power states (used by PSCI framework)
35 *
36 * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
37 * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
38 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080039#define PLAT_MAX_RET_STATE U(1)
40#define PLAT_MAX_OFF_STATE U(8)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070041
42/*******************************************************************************
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070043 * Secure IRQ definitions
44 ******************************************************************************/
Varun Wadekar362a6b22017-11-10 11:04:42 -080045#define TEGRA194_MAX_SEC_IRQS U(2)
46#define TEGRA194_TOP_WDT_IRQ U(49)
47#define TEGRA194_AON_WDT_IRQ U(50)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070048
Varun Wadekar362a6b22017-11-10 11:04:42 -080049#define TEGRA194_SEC_IRQ_TARGET_MASK U(0xFF) /* 8 Carmel */
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070050
51/*******************************************************************************
Varun Wadekare55c27b2018-09-13 08:47:43 -070052 * Clock identifier for the SE device
53 ******************************************************************************/
54#define TEGRA194_CLK_SE U(124)
55#define TEGRA_CLK_SE TEGRA194_CLK_SE
56
57/*******************************************************************************
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070058 * Tegra Miscellanous register constants
59 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080060#define TEGRA_MISC_BASE U(0x00100000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070061
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080062#define HARDWARE_REVISION_OFFSET U(0x4)
63#define MISCREG_EMU_REVID U(0x3160)
64#define BOARD_MASK_BITS U(0xFF)
65#define BOARD_SHIFT_BITS U(24)
66#define MISCREG_PFCFG U(0x200C)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070067
68/*******************************************************************************
Varun Wadekar602cf7e2018-04-03 13:10:48 -070069 * Tegra General Purpose Centralised DMA constants
70 ******************************************************************************/
71#define TEGRA_GPCDMA_BASE U(0x02610000)
72
73/*******************************************************************************
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070074 * Tegra Memory Controller constants
75 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080076#define TEGRA_MC_STREAMID_BASE U(0x02C00000)
77#define TEGRA_MC_BASE U(0x02C10000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070078
Varun Wadekar07897a92017-02-13 09:00:04 -080079/* General Security Carveout register macros */
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080080#define MC_GSC_CONFIG_REGS_SIZE U(0x40)
81#define MC_GSC_LOCK_CFG_SETTINGS_BIT (U(1) << 1)
82#define MC_GSC_ENABLE_TZ_LOCK_BIT (U(1) << 0)
83#define MC_GSC_SIZE_RANGE_4KB_SHIFT U(27)
84#define MC_GSC_BASE_LO_SHIFT U(12)
85#define MC_GSC_BASE_LO_MASK U(0xFFFFF)
86#define MC_GSC_BASE_HI_SHIFT U(0)
87#define MC_GSC_BASE_HI_MASK U(3)
Varun Wadekar4309d7b2017-10-03 15:25:44 -070088#define MC_GSC_ENABLE_CPU_SECURE_BIT (U(1) << 31)
Varun Wadekar07897a92017-02-13 09:00:04 -080089
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070090/* TZDRAM carveout configuration registers */
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080091#define MC_SECURITY_CFG0_0 U(0x70)
92#define MC_SECURITY_CFG1_0 U(0x74)
93#define MC_SECURITY_CFG3_0 U(0x9BC)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070094
Harvey Hsieh53fc0322017-08-09 16:26:33 +080095#define MC_SECURITY_BOM_MASK (U(0xFFF) << 20)
96#define MC_SECURITY_SIZE_MB_MASK (U(0x1FFF) << 0)
97#define MC_SECURITY_BOM_HI_MASK (U(0x3) << 0)
98
Steven Kaoee93ed12017-11-14 19:12:58 +080099#define MC_SECURITY_CFG_REG_CTRL_0 U(0x154)
100#define SECURITY_CFG_WRITE_ACCESS_BIT (U(0x1) << 0)
Steven Kaob2b43052017-11-30 11:53:29 +0800101#define SECURITY_CFG_WRITE_ACCESS_ENABLE U(0x0)
102#define SECURITY_CFG_WRITE_ACCESS_DISABLE U(0x1)
Steven Kaoee93ed12017-11-14 19:12:58 +0800103
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700104/* Video Memory carveout configuration registers */
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800105#define MC_VIDEO_PROTECT_BASE_HI U(0x978)
106#define MC_VIDEO_PROTECT_BASE_LO U(0x648)
107#define MC_VIDEO_PROTECT_SIZE_MB U(0x64c)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700108
Varun Wadekar07897a92017-02-13 09:00:04 -0800109/*
110 * Carveout (MC_SECURITY_CARVEOUT24) registers used to clear the
111 * non-overlapping Video memory region
112 */
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800113#define MC_VIDEO_PROTECT_CLEAR_CFG U(0x25A0)
114#define MC_VIDEO_PROTECT_CLEAR_BASE_LO U(0x25A4)
115#define MC_VIDEO_PROTECT_CLEAR_BASE_HI U(0x25A8)
116#define MC_VIDEO_PROTECT_CLEAR_SIZE U(0x25AC)
117#define MC_VIDEO_PROTECT_CLEAR_ACCESS_CFG0 U(0x25B0)
Varun Wadekar07897a92017-02-13 09:00:04 -0800118
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700119/* TZRAM carveout (MC_SECURITY_CARVEOUT11) configuration registers */
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800120#define MC_TZRAM_CARVEOUT_CFG U(0x2190)
121#define MC_TZRAM_BASE_LO U(0x2194)
122#define MC_TZRAM_BASE_HI U(0x2198)
123#define MC_TZRAM_SIZE U(0x219C)
Varun Wadekar4309d7b2017-10-03 15:25:44 -0700124#define MC_TZRAM_CLIENT_ACCESS0_CFG0 U(0x21A0)
125#define MC_TZRAM_CLIENT_ACCESS1_CFG0 U(0x21A4)
126#define TZRAM_ALLOW_MPCORER (U(1) << 7)
127#define TZRAM_ALLOW_MPCOREW (U(1) << 25)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700128
129/* Memory Controller Reset Control registers */
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800130#define MC_CLIENT_HOTRESET_CTRL1_DLAA_FLUSH_ENB (U(1) << 28)
131#define MC_CLIENT_HOTRESET_CTRL1_DLA1A_FLUSH_ENB (U(1) << 29)
132#define MC_CLIENT_HOTRESET_CTRL1_PVA0A_FLUSH_ENB (U(1) << 30)
133#define MC_CLIENT_HOTRESET_CTRL1_PVA1A_FLUSH_ENB (U(1) << 31)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700134
135/*******************************************************************************
136 * Tegra UART Controller constants
137 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800138#define TEGRA_UARTA_BASE U(0x03100000)
139#define TEGRA_UARTB_BASE U(0x03110000)
140#define TEGRA_UARTC_BASE U(0x0C280000)
141#define TEGRA_UARTD_BASE U(0x03130000)
142#define TEGRA_UARTE_BASE U(0x03140000)
143#define TEGRA_UARTF_BASE U(0x03150000)
144#define TEGRA_UARTG_BASE U(0x0C290000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700145
146/*******************************************************************************
Varun Wadekar03aa0142018-01-23 14:51:40 -0800147 * XUSB PADCTL
148 ******************************************************************************/
149#define TEGRA_XUSB_PADCTL_BASE U(0x03520000)
150#define TEGRA_XUSB_PADCTL_SIZE U(0x10000)
151#define XUSB_PADCTL_HOST_AXI_STREAMID_PF_0 U(0x136c)
152#define XUSB_PADCTL_HOST_AXI_STREAMID_VF_0 U(0x1370)
153#define XUSB_PADCTL_HOST_AXI_STREAMID_VF_1 U(0x1374)
154#define XUSB_PADCTL_HOST_AXI_STREAMID_VF_2 U(0x1378)
155#define XUSB_PADCTL_HOST_AXI_STREAMID_VF_3 U(0x137c)
156#define XUSB_PADCTL_DEV_AXI_STREAMID_PF_0 U(0x139c)
157
158/*******************************************************************************
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700159 * Tegra Fuse Controller related constants
160 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800161#define TEGRA_FUSE_BASE U(0x03820000)
162#define OPT_SUBREVISION U(0x248)
163#define SUBREVISION_MASK U(0xF)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700164
165/*******************************************************************************
166 * GICv2 & interrupt handling related constants
167 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800168#define TEGRA_GICD_BASE U(0x03881000)
169#define TEGRA_GICC_BASE U(0x03882000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700170
171/*******************************************************************************
172 * Security Engine related constants
173 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800174#define TEGRA_SE0_BASE U(0x03AC0000)
Steven Kao530b2172017-06-23 16:18:58 +0800175#define SE0_MUTEX_WATCHDOG_NS_LIMIT U(0x6C)
176#define SE0_AES0_ENTROPY_SRC_AGE_CTRL U(0x2FC)
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800177#define TEGRA_PKA1_BASE U(0x03AD0000)
Steven Kao530b2172017-06-23 16:18:58 +0800178#define SE_PKA1_CTRL_SE_MUTEX_TMOUT_DFTVAL U(0x144)
179#define PKA1_MUTEX_WATCHDOG_NS_LIMIT SE_PKA1_CTRL_SE_MUTEX_TMOUT_DFTVAL
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800180#define TEGRA_RNG1_BASE U(0x03AE0000)
Steven Kao530b2172017-06-23 16:18:58 +0800181#define RNG1_MUTEX_WATCHDOG_NS_LIMIT U(0xFE0)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700182
183/*******************************************************************************
steven kaoe5796062018-01-02 19:09:04 -0800184 * Tegra HSP doorbell #0 constants
185 ******************************************************************************/
Varun Wadekar03aa0142018-01-23 14:51:40 -0800186#define TEGRA_HSP_DBELL_BASE U(0x03C90000)
187#define HSP_DBELL_1_ENABLE U(0x104)
188#define HSP_DBELL_3_TRIGGER U(0x300)
189#define HSP_DBELL_3_ENABLE U(0x304)
steven kaoe5796062018-01-02 19:09:04 -0800190
191/*******************************************************************************
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700192 * Tegra hardware synchronization primitives for the SPE engine
193 ******************************************************************************/
194#define TEGRA_AON_HSP_SM_6_7_BASE U(0x0c190000)
195#define TEGRA_CONSOLE_SPE_BASE (TEGRA_AON_HSP_SM_6_7_BASE + U(0x8000))
196
197/*******************************************************************************
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700198 * Tegra micro-seconds timer constants
199 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800200#define TEGRA_TMRUS_BASE U(0x0C2E0000)
201#define TEGRA_TMRUS_SIZE U(0x10000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700202
203/*******************************************************************************
204 * Tegra Power Mgmt Controller constants
205 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800206#define TEGRA_PMC_BASE U(0x0C360000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700207
208/*******************************************************************************
209 * Tegra scratch registers constants
210 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800211#define TEGRA_SCRATCH_BASE U(0x0C390000)
Jeetesh Burmandbcc95c2018-07-06 20:03:38 +0530212#define SECURE_SCRATCH_RSV68_LO U(0x284)
213#define SECURE_SCRATCH_RSV68_HI U(0x288)
214#define SECURE_SCRATCH_RSV69_LO U(0x28C)
215#define SECURE_SCRATCH_RSV69_HI U(0x290)
216#define SECURE_SCRATCH_RSV70_LO U(0x294)
217#define SECURE_SCRATCH_RSV70_HI U(0x298)
218#define SECURE_SCRATCH_RSV71_LO U(0x29C)
219#define SECURE_SCRATCH_RSV71_HI U(0x2A0)
Jeetesh Burman254b57d2018-07-06 19:58:30 +0530220#define SECURE_SCRATCH_RSV72_LO U(0x2A4)
221#define SECURE_SCRATCH_RSV72_HI U(0x2A8)
Steven Kao08ac2732018-02-09 21:35:20 +0800222#define SECURE_SCRATCH_RSV75 U(0x2BC)
steven kao150d0332017-12-23 17:58:58 -0800223#define SECURE_SCRATCH_RSV81_LO U(0x2EC)
224#define SECURE_SCRATCH_RSV81_HI U(0x2F0)
Steven Kao4607f172017-10-23 18:35:14 +0800225#define SECURE_SCRATCH_RSV97 U(0x36C)
226#define SECURE_SCRATCH_RSV99_LO U(0x37C)
227#define SECURE_SCRATCH_RSV99_HI U(0x380)
228#define SECURE_SCRATCH_RSV109_LO U(0x3CC)
229#define SECURE_SCRATCH_RSV109_HI U(0x3D0)
230
Steven Kao08ac2732018-02-09 21:35:20 +0800231#define SCRATCH_BL31_PARAMS_HI_ADDR SECURE_SCRATCH_RSV75
232#define SCRATCH_BL31_PARAMS_HI_ADDR_MASK U(0xFFFF)
233#define SCRATCH_BL31_PARAMS_HI_ADDR_SHIFT U(0)
234#define SCRATCH_BL31_PARAMS_LO_ADDR SECURE_SCRATCH_RSV81_LO
235#define SCRATCH_BL31_PLAT_PARAMS_HI_ADDR SECURE_SCRATCH_RSV75
236#define SCRATCH_BL31_PLAT_PARAMS_HI_ADDR_MASK U(0xFFFF0000)
237#define SCRATCH_BL31_PLAT_PARAMS_HI_ADDR_SHIFT U(16)
238#define SCRATCH_BL31_PLAT_PARAMS_LO_ADDR SECURE_SCRATCH_RSV81_HI
Steven Kao4607f172017-10-23 18:35:14 +0800239#define SCRATCH_SECURE_BOOTP_FCFG SECURE_SCRATCH_RSV97
Pritesh Raithatha75c94432018-08-03 15:48:15 +0530240#define SCRATCH_MC_TABLE_ADDR_LO SECURE_SCRATCH_RSV99_LO
241#define SCRATCH_MC_TABLE_ADDR_HI SECURE_SCRATCH_RSV99_HI
Steven Kao4607f172017-10-23 18:35:14 +0800242#define SCRATCH_RESET_VECTOR_LO SECURE_SCRATCH_RSV109_LO
243#define SCRATCH_RESET_VECTOR_HI SECURE_SCRATCH_RSV109_HI
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700244
245/*******************************************************************************
246 * Tegra Memory Mapped Control Register Access Bus constants
247 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800248#define TEGRA_MMCRAB_BASE U(0x0E000000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700249
250/*******************************************************************************
251 * Tegra SMMU Controller constants
252 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800253#define TEGRA_SMMU0_BASE U(0x12000000)
254#define TEGRA_SMMU1_BASE U(0x11000000)
255#define TEGRA_SMMU2_BASE U(0x10000000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700256
257/*******************************************************************************
258 * Tegra TZRAM constants
259 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800260#define TEGRA_TZRAM_BASE U(0x40000000)
261#define TEGRA_TZRAM_SIZE U(0x40000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700262
263/*******************************************************************************
steven kaoe5796062018-01-02 19:09:04 -0800264 * Tegra CCPLEX-BPMP IPC constants
265 ******************************************************************************/
266#define TEGRA_BPMP_IPC_TX_PHYS_BASE U(0x4004C000)
267#define TEGRA_BPMP_IPC_RX_PHYS_BASE U(0x4004D000)
268#define TEGRA_BPMP_IPC_CH_MAP_SIZE U(0x1000) /* 4KB */
269
270/*******************************************************************************
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700271 * Tegra Clock and Reset Controller constants
272 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800273#define TEGRA_CAR_RESET_BASE U(0x20000000)
Jeetesh Burman0f174f12018-01-22 16:52:11 +0530274#define TEGRA_GPU_RESET_REG_OFFSET U(0x18)
275#define TEGRA_GPU_RESET_GPU_SET_OFFSET U(0x1C)
276#define GPU_RESET_BIT (U(1) << 0)
277#define GPU_SET_BIT (U(1) << 0)
Varun Wadekar602cf7e2018-04-03 13:10:48 -0700278#define TEGRA_GPCDMA_RST_SET_REG_OFFSET U(0x6A0004)
279#define TEGRA_GPCDMA_RST_CLR_REG_OFFSET U(0x6A0008)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700280
Varun Wadekar00759902017-05-31 11:41:00 -0700281/*******************************************************************************
Varun Wadekar1b0c1242018-05-15 11:24:59 -0700282 * Tegra DRAM memory base address
283 ******************************************************************************/
284#define TEGRA_DRAM_BASE ULL(0x80000000)
285#define TEGRA_DRAM_END ULL(0xFFFFFFFFF)
286
287/*******************************************************************************
Ajay Gupta81621092017-08-01 15:53:04 -0700288 * XUSB STREAMIDs
289 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800290#define TEGRA_SID_XUSB_HOST U(0x1b)
291#define TEGRA_SID_XUSB_DEV U(0x1c)
292#define TEGRA_SID_XUSB_VF0 U(0x5d)
293#define TEGRA_SID_XUSB_VF1 U(0x5e)
294#define TEGRA_SID_XUSB_VF2 U(0x5f)
295#define TEGRA_SID_XUSB_VF3 U(0x60)
Ajay Gupta81621092017-08-01 15:53:04 -0700296
Varun Wadekar2909fa32020-01-09 08:52:10 -0800297#endif /* TEGRA_DEF_H */