blob: 710532e3c8b039ac2d30f41ab58c716e3dae741e [file] [log] [blame]
Achin Gupta92712a52015-09-03 14:18:02 +01001/*
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta92712a52015-09-03 14:18:02 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta92712a52015-09-03 14:18:02 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
Achin Gupta92712a52015-09-03 14:18:02 +01009#include <arch.h>
10#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <common/debug.h>
12#include <common/interrupt_props.h>
13#include <drivers/arm/gic_common.h>
14
Soby Mathew50f6fe42016-02-01 17:59:22 +000015#include "../common/gic_common_private.h"
Achin Gupta92712a52015-09-03 14:18:02 +010016#include "gicv3_private.h"
17
18/*
19 * Accessor to read the GIC Distributor IGRPMODR corresponding to the
20 * interrupt `id`, 32 interrupt IDs at a time.
21 */
22unsigned int gicd_read_igrpmodr(uintptr_t base, unsigned int id)
23{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010024 unsigned int n = id >> IGRPMODR_SHIFT;
25
Achin Gupta92712a52015-09-03 14:18:02 +010026 return mmio_read_32(base + GICD_IGRPMODR + (n << 2));
27}
28
29/*
30 * Accessor to write the GIC Distributor IGRPMODR corresponding to the
31 * interrupt `id`, 32 interrupt IDs at a time.
32 */
33void gicd_write_igrpmodr(uintptr_t base, unsigned int id, unsigned int val)
34{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010035 unsigned int n = id >> IGRPMODR_SHIFT;
36
Achin Gupta92712a52015-09-03 14:18:02 +010037 mmio_write_32(base + GICD_IGRPMODR + (n << 2), val);
38}
39
40/*
41 * Accessor to get the bit corresponding to interrupt ID
42 * in GIC Distributor IGRPMODR.
43 */
44unsigned int gicd_get_igrpmodr(uintptr_t base, unsigned int id)
45{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010046 unsigned int bit_num = id & ((1U << IGRPMODR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +010047 unsigned int reg_val = gicd_read_igrpmodr(base, id);
48
Antonio Nino Diazca994e72018-08-21 10:02:33 +010049 return (reg_val >> bit_num) & 0x1U;
Achin Gupta92712a52015-09-03 14:18:02 +010050}
51
52/*
53 * Accessor to set the bit corresponding to interrupt ID
54 * in GIC Distributor IGRPMODR.
55 */
56void gicd_set_igrpmodr(uintptr_t base, unsigned int id)
57{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010058 unsigned int bit_num = id & ((1U << IGRPMODR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +010059 unsigned int reg_val = gicd_read_igrpmodr(base, id);
60
Antonio Nino Diazca994e72018-08-21 10:02:33 +010061 gicd_write_igrpmodr(base, id, reg_val | (1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +010062}
63
64/*
65 * Accessor to clear the bit corresponding to interrupt ID
66 * in GIC Distributor IGRPMODR.
67 */
68void gicd_clr_igrpmodr(uintptr_t base, unsigned int id)
69{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010070 unsigned int bit_num = id & ((1U << IGRPMODR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +010071 unsigned int reg_val = gicd_read_igrpmodr(base, id);
72
Antonio Nino Diazca994e72018-08-21 10:02:33 +010073 gicd_write_igrpmodr(base, id, reg_val & ~(1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +010074}
75
76/*
77 * Accessor to read the GIC Re-distributor IPRIORITYR corresponding to the
78 * interrupt `id`, 4 interrupts IDs at a time.
79 */
80unsigned int gicr_read_ipriorityr(uintptr_t base, unsigned int id)
81{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010082 unsigned int n = id >> IPRIORITYR_SHIFT;
83
Achin Gupta92712a52015-09-03 14:18:02 +010084 return mmio_read_32(base + GICR_IPRIORITYR + (n << 2));
85}
86
87/*
88 * Accessor to write the GIC Re-distributor IPRIORITYR corresponding to the
89 * interrupt `id`, 4 interrupts IDs at a time.
90 */
91void gicr_write_ipriorityr(uintptr_t base, unsigned int id, unsigned int val)
92{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010093 unsigned int n = id >> IPRIORITYR_SHIFT;
94
Achin Gupta92712a52015-09-03 14:18:02 +010095 mmio_write_32(base + GICR_IPRIORITYR + (n << 2), val);
96}
97
98/*
99 * Accessor to get the bit corresponding to interrupt ID
100 * from GIC Re-distributor IGROUPR0.
101 */
102unsigned int gicr_get_igroupr0(uintptr_t base, unsigned int id)
103{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100104 unsigned int bit_num = id & ((1U << IGROUPR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100105 unsigned int reg_val = gicr_read_igroupr0(base);
106
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100107 return (reg_val >> bit_num) & 0x1U;
Achin Gupta92712a52015-09-03 14:18:02 +0100108}
109
110/*
111 * Accessor to set the bit corresponding to interrupt ID
112 * in GIC Re-distributor IGROUPR0.
113 */
114void gicr_set_igroupr0(uintptr_t base, unsigned int id)
115{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100116 unsigned int bit_num = id & ((1U << IGROUPR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100117 unsigned int reg_val = gicr_read_igroupr0(base);
118
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100119 gicr_write_igroupr0(base, reg_val | (1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +0100120}
121
122/*
123 * Accessor to clear the bit corresponding to interrupt ID
124 * in GIC Re-distributor IGROUPR0.
125 */
126void gicr_clr_igroupr0(uintptr_t base, unsigned int id)
127{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100128 unsigned int bit_num = id & ((1U << IGROUPR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100129 unsigned int reg_val = gicr_read_igroupr0(base);
130
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100131 gicr_write_igroupr0(base, reg_val & ~(1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +0100132}
133
134/*
135 * Accessor to get the bit corresponding to interrupt ID
136 * from GIC Re-distributor IGRPMODR0.
137 */
138unsigned int gicr_get_igrpmodr0(uintptr_t base, unsigned int id)
139{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100140 unsigned int bit_num = id & ((1U << IGRPMODR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100141 unsigned int reg_val = gicr_read_igrpmodr0(base);
142
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100143 return (reg_val >> bit_num) & 0x1U;
Achin Gupta92712a52015-09-03 14:18:02 +0100144}
145
146/*
147 * Accessor to set the bit corresponding to interrupt ID
148 * in GIC Re-distributor IGRPMODR0.
149 */
150void gicr_set_igrpmodr0(uintptr_t base, unsigned int id)
151{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100152 unsigned int bit_num = id & ((1U << IGRPMODR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100153 unsigned int reg_val = gicr_read_igrpmodr0(base);
154
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100155 gicr_write_igrpmodr0(base, reg_val | (1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +0100156}
157
158/*
159 * Accessor to clear the bit corresponding to interrupt ID
160 * in GIC Re-distributor IGRPMODR0.
161 */
162void gicr_clr_igrpmodr0(uintptr_t base, unsigned int id)
163{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100164 unsigned int bit_num = id & ((1U << IGRPMODR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100165 unsigned int reg_val = gicr_read_igrpmodr0(base);
166
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100167 gicr_write_igrpmodr0(base, reg_val & ~(1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +0100168}
169
170/*
171 * Accessor to set the bit corresponding to interrupt ID
172 * in GIC Re-distributor ISENABLER0.
173 */
174void gicr_set_isenabler0(uintptr_t base, unsigned int id)
175{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100176 unsigned int bit_num = id & ((1U << ISENABLER_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100177
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100178 gicr_write_isenabler0(base, (1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +0100179}
180
Soby Mathew421259e2016-01-15 14:20:57 +0000181/*
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100182 * Accessor to set the bit corresponding to interrupt ID in GIC Re-distributor
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100183 * ICENABLER0.
184 */
185void gicr_set_icenabler0(uintptr_t base, unsigned int id)
186{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100187 unsigned int bit_num = id & ((1U << ICENABLER_SHIFT) - 1U);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100188
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100189 gicr_write_icenabler0(base, (1U << bit_num));
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100190}
191
192/*
193 * Accessor to set the bit corresponding to interrupt ID in GIC Re-distributor
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100194 * ISACTIVER0.
195 */
196unsigned int gicr_get_isactiver0(uintptr_t base, unsigned int id)
197{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100198 unsigned int bit_num = id & ((1U << ISACTIVER_SHIFT) - 1U);
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100199 unsigned int reg_val = gicr_read_isactiver0(base);
200
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100201 return (reg_val >> bit_num) & 0x1U;
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100202}
203
204/*
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +0100205 * Accessor to clear the bit corresponding to interrupt ID in GIC Re-distributor
206 * ICPENDRR0.
207 */
208void gicr_set_icpendr0(uintptr_t base, unsigned int id)
209{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100210 unsigned int bit_num = id & ((1U << ICPENDR_SHIFT) - 1U);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +0100211
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100212 gicr_write_icpendr0(base, (1U << bit_num));
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +0100213}
214
215/*
216 * Accessor to set the bit corresponding to interrupt ID in GIC Re-distributor
217 * ISPENDR0.
218 */
219void gicr_set_ispendr0(uintptr_t base, unsigned int id)
220{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100221 unsigned int bit_num = id & ((1U << ISPENDR_SHIFT) - 1U);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +0100222
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100223 gicr_write_ispendr0(base, (1U << bit_num));
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +0100224}
225
226/*
Soby Mathew421259e2016-01-15 14:20:57 +0000227 * Accessor to set the byte corresponding to interrupt ID
228 * in GIC Re-distributor IPRIORITYR.
229 */
230void gicr_set_ipriorityr(uintptr_t base, unsigned int id, unsigned int pri)
231{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100232 uint8_t val = pri & GIC_PRI_MASK;
233
234 mmio_write_8(base + GICR_IPRIORITYR + id, val);
Soby Mathew421259e2016-01-15 14:20:57 +0000235}
236
Jeenu Viswambharan4684bce2017-09-22 08:32:09 +0100237/*
238 * Accessor to set the bit fields corresponding to interrupt ID
239 * in GIC Re-distributor ICFGR0.
240 */
241void gicr_set_icfgr0(uintptr_t base, unsigned int id, unsigned int cfg)
242{
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +0000243 /* Interrupt configuration is a 2-bit field */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100244 unsigned int bit_num = id & ((1U << ICFGR_SHIFT) - 1U);
245 unsigned int bit_shift = bit_num << 1U;
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +0000246
Jeenu Viswambharan4684bce2017-09-22 08:32:09 +0100247 uint32_t reg_val = gicr_read_icfgr0(base);
248
249 /* Clear the field, and insert required configuration */
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +0000250 reg_val &= ~(GIC_CFG_MASK << bit_shift);
251 reg_val |= ((cfg & GIC_CFG_MASK) << bit_shift);
Jeenu Viswambharan4684bce2017-09-22 08:32:09 +0100252
253 gicr_write_icfgr0(base, reg_val);
254}
255
256/*
257 * Accessor to set the bit fields corresponding to interrupt ID
258 * in GIC Re-distributor ICFGR1.
259 */
260void gicr_set_icfgr1(uintptr_t base, unsigned int id, unsigned int cfg)
261{
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +0000262 /* Interrupt configuration is a 2-bit field */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100263 unsigned int bit_num = id & ((1U << ICFGR_SHIFT) - 1U);
264 unsigned int bit_shift = bit_num << 1U;
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +0000265
Jeenu Viswambharan4684bce2017-09-22 08:32:09 +0100266 uint32_t reg_val = gicr_read_icfgr1(base);
267
268 /* Clear the field, and insert required configuration */
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +0000269 reg_val &= ~(GIC_CFG_MASK << bit_shift);
270 reg_val |= ((cfg & GIC_CFG_MASK) << bit_shift);
Jeenu Viswambharan4684bce2017-09-22 08:32:09 +0100271
272 gicr_write_icfgr1(base, reg_val);
273}
274
Achin Gupta92712a52015-09-03 14:18:02 +0100275/******************************************************************************
276 * This function marks the core as awake in the re-distributor and
277 * ensures that the interface is active.
278 *****************************************************************************/
279void gicv3_rdistif_mark_core_awake(uintptr_t gicr_base)
280{
281 /*
282 * The WAKER_PS_BIT should be changed to 0
283 * only when WAKER_CA_BIT is 1.
284 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100285 assert((gicr_read_waker(gicr_base) & WAKER_CA_BIT) != 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100286
287 /* Mark the connected core as awake */
288 gicr_write_waker(gicr_base, gicr_read_waker(gicr_base) & ~WAKER_PS_BIT);
289
290 /* Wait till the WAKER_CA_BIT changes to 0 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100291 while ((gicr_read_waker(gicr_base) & WAKER_CA_BIT) != 0U)
Achin Gupta92712a52015-09-03 14:18:02 +0100292 ;
293}
294
295
296/******************************************************************************
297 * This function marks the core as asleep in the re-distributor and ensures
298 * that the interface is quiescent.
299 *****************************************************************************/
300void gicv3_rdistif_mark_core_asleep(uintptr_t gicr_base)
301{
302 /* Mark the connected core as asleep */
303 gicr_write_waker(gicr_base, gicr_read_waker(gicr_base) | WAKER_PS_BIT);
304
305 /* Wait till the WAKER_CA_BIT changes to 1 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100306 while ((gicr_read_waker(gicr_base) & WAKER_CA_BIT) == 0U)
Achin Gupta92712a52015-09-03 14:18:02 +0100307 ;
308}
309
310
311/*******************************************************************************
312 * This function probes the Redistributor frames when the driver is initialised
313 * and saves their base addresses. These base addresses are used later to
314 * initialise each Redistributor interface.
315 ******************************************************************************/
316void gicv3_rdistif_base_addrs_probe(uintptr_t *rdistif_base_addrs,
317 unsigned int rdistif_num,
318 uintptr_t gicr_base,
319 mpidr_hash_fn mpidr_to_core_pos)
320{
Soby Mathewa0fedc42016-06-16 14:52:04 +0100321 u_register_t mpidr;
Achin Gupta92712a52015-09-03 14:18:02 +0100322 unsigned int proc_num;
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100323 uint64_t typer_val;
Achin Gupta92712a52015-09-03 14:18:02 +0100324 uintptr_t rdistif_base = gicr_base;
325
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100326 assert(rdistif_base_addrs != NULL);
Achin Gupta92712a52015-09-03 14:18:02 +0100327
328 /*
329 * Iterate over the Redistributor frames. Store the base address of each
330 * frame in the platform provided array. Use the "Processor Number"
331 * field to index into the array if the platform has not provided a hash
332 * function to convert an MPIDR (obtained from the "Affinity Value"
333 * field into a linear index.
334 */
335 do {
336 typer_val = gicr_read_typer(rdistif_base);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100337 if (mpidr_to_core_pos != NULL) {
Achin Gupta92712a52015-09-03 14:18:02 +0100338 mpidr = mpidr_from_gicr_typer(typer_val);
339 proc_num = mpidr_to_core_pos(mpidr);
340 } else {
341 proc_num = (typer_val >> TYPER_PROC_NUM_SHIFT) &
342 TYPER_PROC_NUM_MASK;
343 }
Soby Mathewd1463bd2019-01-17 14:57:54 +0000344
345 if (proc_num < rdistif_num)
346 rdistif_base_addrs[proc_num] = rdistif_base;
347
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100348 rdistif_base += (1U << GICR_PCPUBASE_SHIFT);
349 } while ((typer_val & TYPER_LAST_BIT) == 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100350}
351
352/*******************************************************************************
353 * Helper function to configure the default attributes of SPIs.
354 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100355void gicv3_spis_config_defaults(uintptr_t gicd_base)
Achin Gupta92712a52015-09-03 14:18:02 +0100356{
357 unsigned int index, num_ints;
358
359 num_ints = gicd_read_typer(gicd_base);
360 num_ints &= TYPER_IT_LINES_NO_MASK;
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100361 num_ints = (num_ints + 1U) << 5;
Achin Gupta92712a52015-09-03 14:18:02 +0100362
363 /*
364 * Treat all SPIs as G1NS by default. The number of interrupts is
365 * calculated as 32 * (IT_LINES + 1). We do 32 at a time.
366 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100367 for (index = MIN_SPI_ID; index < num_ints; index += 32U)
Achin Gupta92712a52015-09-03 14:18:02 +0100368 gicd_write_igroupr(gicd_base, index, ~0U);
369
370 /* Setup the default SPI priorities doing four at a time */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100371 for (index = MIN_SPI_ID; index < num_ints; index += 4U)
Achin Gupta92712a52015-09-03 14:18:02 +0100372 gicd_write_ipriorityr(gicd_base,
373 index,
374 GICD_IPRIORITYR_DEF_VAL);
375
376 /*
377 * Treat all SPIs as level triggered by default, write 16 at
378 * a time
379 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100380 for (index = MIN_SPI_ID; index < num_ints; index += 16U)
381 gicd_write_icfgr(gicd_base, index, 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100382}
383
Achin Gupta92712a52015-09-03 14:18:02 +0100384/*******************************************************************************
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100385 * Helper function to configure properties of secure SPIs
386 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100387unsigned int gicv3_secure_spis_config_props(uintptr_t gicd_base,
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100388 const interrupt_prop_t *interrupt_props,
389 unsigned int interrupt_props_num)
390{
391 unsigned int i;
392 const interrupt_prop_t *current_prop;
393 unsigned long long gic_affinity_val;
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100394 unsigned int ctlr_enable = 0U;
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100395
396 /* Make sure there's a valid property array */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100397 if (interrupt_props_num > 0U)
398 assert(interrupt_props != NULL);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100399
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100400 for (i = 0U; i < interrupt_props_num; i++) {
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100401 current_prop = &interrupt_props[i];
402
403 if (current_prop->intr_num < MIN_SPI_ID)
404 continue;
405
406 /* Configure this interrupt as a secure interrupt */
407 gicd_clr_igroupr(gicd_base, current_prop->intr_num);
408
409 /* Configure this interrupt as G0 or a G1S interrupt */
410 assert((current_prop->intr_grp == INTR_GROUP0) ||
411 (current_prop->intr_grp == INTR_GROUP1S));
412 if (current_prop->intr_grp == INTR_GROUP1S) {
413 gicd_set_igrpmodr(gicd_base, current_prop->intr_num);
414 ctlr_enable |= CTLR_ENABLE_G1S_BIT;
415 } else {
416 gicd_clr_igrpmodr(gicd_base, current_prop->intr_num);
417 ctlr_enable |= CTLR_ENABLE_G0_BIT;
418 }
419
420 /* Set interrupt configuration */
421 gicd_set_icfgr(gicd_base, current_prop->intr_num,
422 current_prop->intr_cfg);
423
424 /* Set the priority of this interrupt */
425 gicd_set_ipriorityr(gicd_base, current_prop->intr_num,
426 current_prop->intr_pri);
427
428 /* Target SPIs to the primary CPU */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100429 gic_affinity_val =
430 gicd_irouter_val_from_mpidr(read_mpidr(), 0U);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100431 gicd_write_irouter(gicd_base, current_prop->intr_num,
432 gic_affinity_val);
433
434 /* Enable this interrupt */
435 gicd_set_isenabler(gicd_base, current_prop->intr_num);
436 }
437
438 return ctlr_enable;
439}
440
441/*******************************************************************************
Achin Gupta92712a52015-09-03 14:18:02 +0100442 * Helper function to configure the default attributes of SPIs.
443 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100444void gicv3_ppi_sgi_config_defaults(uintptr_t gicr_base)
Achin Gupta92712a52015-09-03 14:18:02 +0100445{
446 unsigned int index;
447
448 /*
449 * Disable all SGIs (imp. def.)/PPIs before configuring them. This is a
450 * more scalable approach as it avoids clearing the enable bits in the
451 * GICD_CTLR
452 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100453 gicr_write_icenabler0(gicr_base, ~0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100454 gicr_wait_for_pending_write(gicr_base);
455
456 /* Treat all SGIs/PPIs as G1NS by default. */
457 gicr_write_igroupr0(gicr_base, ~0U);
458
459 /* Setup the default PPI/SGI priorities doing four at a time */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100460 for (index = 0U; index < MIN_SPI_ID; index += 4U)
Achin Gupta92712a52015-09-03 14:18:02 +0100461 gicr_write_ipriorityr(gicr_base,
462 index,
463 GICD_IPRIORITYR_DEF_VAL);
464
465 /* Configure all PPIs as level triggered by default */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100466 gicr_write_icfgr1(gicr_base, 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100467}
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100468
469/*******************************************************************************
470 * Helper function to configure properties of secure G0 and G1S PPIs and SGIs.
471 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100472unsigned int gicv3_secure_ppi_sgi_config_props(uintptr_t gicr_base,
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100473 const interrupt_prop_t *interrupt_props,
474 unsigned int interrupt_props_num)
475{
476 unsigned int i;
477 const interrupt_prop_t *current_prop;
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100478 unsigned int ctlr_enable = 0U;
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100479
480 /* Make sure there's a valid property array */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100481 if (interrupt_props_num > 0U)
482 assert(interrupt_props != NULL);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100483
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100484 for (i = 0U; i < interrupt_props_num; i++) {
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100485 current_prop = &interrupt_props[i];
486
487 if (current_prop->intr_num >= MIN_SPI_ID)
488 continue;
489
490 /* Configure this interrupt as a secure interrupt */
491 gicr_clr_igroupr0(gicr_base, current_prop->intr_num);
492
493 /* Configure this interrupt as G0 or a G1S interrupt */
494 assert((current_prop->intr_grp == INTR_GROUP0) ||
495 (current_prop->intr_grp == INTR_GROUP1S));
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000496 if (current_prop->intr_grp == INTR_GROUP1S) {
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100497 gicr_set_igrpmodr0(gicr_base, current_prop->intr_num);
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000498 ctlr_enable |= CTLR_ENABLE_G1S_BIT;
499 } else {
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100500 gicr_clr_igrpmodr0(gicr_base, current_prop->intr_num);
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000501 ctlr_enable |= CTLR_ENABLE_G0_BIT;
502 }
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100503
504 /* Set the priority of this interrupt */
505 gicr_set_ipriorityr(gicr_base, current_prop->intr_num,
506 current_prop->intr_pri);
507
508 /*
509 * Set interrupt configuration for PPIs. Configuration for SGIs
510 * are ignored.
511 */
512 if ((current_prop->intr_num >= MIN_PPI_ID) &&
513 (current_prop->intr_num < MIN_SPI_ID)) {
514 gicr_set_icfgr1(gicr_base, current_prop->intr_num,
515 current_prop->intr_cfg);
516 }
517
518 /* Enable this interrupt */
519 gicr_set_isenabler0(gicr_base, current_prop->intr_num);
520 }
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000521
522 return ctlr_enable;
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100523}