blob: 1953a37b1d98f7564acf73f426f3179e8e7f1fa2 [file] [log] [blame]
Achin Gupta92712a52015-09-03 14:18:02 +01001/*
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta92712a52015-09-03 14:18:02 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta92712a52015-09-03 14:18:02 +01005 */
6
7#include <arch.h>
8#include <arch_helpers.h>
9#include <assert.h>
10#include <debug.h>
11#include <gic_common.h>
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +010012#include <interrupt_props.h>
Soby Mathew50f6fe42016-02-01 17:59:22 +000013#include "../common/gic_common_private.h"
Achin Gupta92712a52015-09-03 14:18:02 +010014#include "gicv3_private.h"
15
16/*
17 * Accessor to read the GIC Distributor IGRPMODR corresponding to the
18 * interrupt `id`, 32 interrupt IDs at a time.
19 */
20unsigned int gicd_read_igrpmodr(uintptr_t base, unsigned int id)
21{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010022 unsigned int n = id >> IGRPMODR_SHIFT;
23
Achin Gupta92712a52015-09-03 14:18:02 +010024 return mmio_read_32(base + GICD_IGRPMODR + (n << 2));
25}
26
27/*
28 * Accessor to write the GIC Distributor IGRPMODR corresponding to the
29 * interrupt `id`, 32 interrupt IDs at a time.
30 */
31void gicd_write_igrpmodr(uintptr_t base, unsigned int id, unsigned int val)
32{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010033 unsigned int n = id >> IGRPMODR_SHIFT;
34
Achin Gupta92712a52015-09-03 14:18:02 +010035 mmio_write_32(base + GICD_IGRPMODR + (n << 2), val);
36}
37
38/*
39 * Accessor to get the bit corresponding to interrupt ID
40 * in GIC Distributor IGRPMODR.
41 */
42unsigned int gicd_get_igrpmodr(uintptr_t base, unsigned int id)
43{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010044 unsigned int bit_num = id & ((1U << IGRPMODR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +010045 unsigned int reg_val = gicd_read_igrpmodr(base, id);
46
Antonio Nino Diazca994e72018-08-21 10:02:33 +010047 return (reg_val >> bit_num) & 0x1U;
Achin Gupta92712a52015-09-03 14:18:02 +010048}
49
50/*
51 * Accessor to set the bit corresponding to interrupt ID
52 * in GIC Distributor IGRPMODR.
53 */
54void gicd_set_igrpmodr(uintptr_t base, unsigned int id)
55{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010056 unsigned int bit_num = id & ((1U << IGRPMODR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +010057 unsigned int reg_val = gicd_read_igrpmodr(base, id);
58
Antonio Nino Diazca994e72018-08-21 10:02:33 +010059 gicd_write_igrpmodr(base, id, reg_val | (1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +010060}
61
62/*
63 * Accessor to clear the bit corresponding to interrupt ID
64 * in GIC Distributor IGRPMODR.
65 */
66void gicd_clr_igrpmodr(uintptr_t base, unsigned int id)
67{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010068 unsigned int bit_num = id & ((1U << IGRPMODR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +010069 unsigned int reg_val = gicd_read_igrpmodr(base, id);
70
Antonio Nino Diazca994e72018-08-21 10:02:33 +010071 gicd_write_igrpmodr(base, id, reg_val & ~(1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +010072}
73
74/*
75 * Accessor to read the GIC Re-distributor IPRIORITYR corresponding to the
76 * interrupt `id`, 4 interrupts IDs at a time.
77 */
78unsigned int gicr_read_ipriorityr(uintptr_t base, unsigned int id)
79{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010080 unsigned int n = id >> IPRIORITYR_SHIFT;
81
Achin Gupta92712a52015-09-03 14:18:02 +010082 return mmio_read_32(base + GICR_IPRIORITYR + (n << 2));
83}
84
85/*
86 * Accessor to write the GIC Re-distributor IPRIORITYR corresponding to the
87 * interrupt `id`, 4 interrupts IDs at a time.
88 */
89void gicr_write_ipriorityr(uintptr_t base, unsigned int id, unsigned int val)
90{
Antonio Nino Diazca994e72018-08-21 10:02:33 +010091 unsigned int n = id >> IPRIORITYR_SHIFT;
92
Achin Gupta92712a52015-09-03 14:18:02 +010093 mmio_write_32(base + GICR_IPRIORITYR + (n << 2), val);
94}
95
96/*
97 * Accessor to get the bit corresponding to interrupt ID
98 * from GIC Re-distributor IGROUPR0.
99 */
100unsigned int gicr_get_igroupr0(uintptr_t base, unsigned int id)
101{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100102 unsigned int bit_num = id & ((1U << IGROUPR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100103 unsigned int reg_val = gicr_read_igroupr0(base);
104
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100105 return (reg_val >> bit_num) & 0x1U;
Achin Gupta92712a52015-09-03 14:18:02 +0100106}
107
108/*
109 * Accessor to set the bit corresponding to interrupt ID
110 * in GIC Re-distributor IGROUPR0.
111 */
112void gicr_set_igroupr0(uintptr_t base, unsigned int id)
113{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100114 unsigned int bit_num = id & ((1U << IGROUPR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100115 unsigned int reg_val = gicr_read_igroupr0(base);
116
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100117 gicr_write_igroupr0(base, reg_val | (1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +0100118}
119
120/*
121 * Accessor to clear the bit corresponding to interrupt ID
122 * in GIC Re-distributor IGROUPR0.
123 */
124void gicr_clr_igroupr0(uintptr_t base, unsigned int id)
125{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100126 unsigned int bit_num = id & ((1U << IGROUPR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100127 unsigned int reg_val = gicr_read_igroupr0(base);
128
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100129 gicr_write_igroupr0(base, reg_val & ~(1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +0100130}
131
132/*
133 * Accessor to get the bit corresponding to interrupt ID
134 * from GIC Re-distributor IGRPMODR0.
135 */
136unsigned int gicr_get_igrpmodr0(uintptr_t base, unsigned int id)
137{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100138 unsigned int bit_num = id & ((1U << IGRPMODR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100139 unsigned int reg_val = gicr_read_igrpmodr0(base);
140
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100141 return (reg_val >> bit_num) & 0x1U;
Achin Gupta92712a52015-09-03 14:18:02 +0100142}
143
144/*
145 * Accessor to set the bit corresponding to interrupt ID
146 * in GIC Re-distributor IGRPMODR0.
147 */
148void gicr_set_igrpmodr0(uintptr_t base, unsigned int id)
149{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100150 unsigned int bit_num = id & ((1U << IGRPMODR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100151 unsigned int reg_val = gicr_read_igrpmodr0(base);
152
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100153 gicr_write_igrpmodr0(base, reg_val | (1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +0100154}
155
156/*
157 * Accessor to clear the bit corresponding to interrupt ID
158 * in GIC Re-distributor IGRPMODR0.
159 */
160void gicr_clr_igrpmodr0(uintptr_t base, unsigned int id)
161{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100162 unsigned int bit_num = id & ((1U << IGRPMODR_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100163 unsigned int reg_val = gicr_read_igrpmodr0(base);
164
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100165 gicr_write_igrpmodr0(base, reg_val & ~(1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +0100166}
167
168/*
169 * Accessor to set the bit corresponding to interrupt ID
170 * in GIC Re-distributor ISENABLER0.
171 */
172void gicr_set_isenabler0(uintptr_t base, unsigned int id)
173{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100174 unsigned int bit_num = id & ((1U << ISENABLER_SHIFT) - 1U);
Achin Gupta92712a52015-09-03 14:18:02 +0100175
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100176 gicr_write_isenabler0(base, (1U << bit_num));
Achin Gupta92712a52015-09-03 14:18:02 +0100177}
178
Soby Mathew421259e2016-01-15 14:20:57 +0000179/*
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100180 * Accessor to set the bit corresponding to interrupt ID in GIC Re-distributor
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100181 * ICENABLER0.
182 */
183void gicr_set_icenabler0(uintptr_t base, unsigned int id)
184{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100185 unsigned int bit_num = id & ((1U << ICENABLER_SHIFT) - 1U);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100186
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100187 gicr_write_icenabler0(base, (1U << bit_num));
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100188}
189
190/*
191 * Accessor to set the bit corresponding to interrupt ID in GIC Re-distributor
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100192 * ISACTIVER0.
193 */
194unsigned int gicr_get_isactiver0(uintptr_t base, unsigned int id)
195{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100196 unsigned int bit_num = id & ((1U << ISACTIVER_SHIFT) - 1U);
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100197 unsigned int reg_val = gicr_read_isactiver0(base);
198
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100199 return (reg_val >> bit_num) & 0x1U;
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100200}
201
202/*
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +0100203 * Accessor to clear the bit corresponding to interrupt ID in GIC Re-distributor
204 * ICPENDRR0.
205 */
206void gicr_set_icpendr0(uintptr_t base, unsigned int id)
207{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100208 unsigned int bit_num = id & ((1U << ICPENDR_SHIFT) - 1U);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +0100209
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100210 gicr_write_icpendr0(base, (1U << bit_num));
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +0100211}
212
213/*
214 * Accessor to set the bit corresponding to interrupt ID in GIC Re-distributor
215 * ISPENDR0.
216 */
217void gicr_set_ispendr0(uintptr_t base, unsigned int id)
218{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100219 unsigned int bit_num = id & ((1U << ISPENDR_SHIFT) - 1U);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +0100220
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100221 gicr_write_ispendr0(base, (1U << bit_num));
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +0100222}
223
224/*
Soby Mathew421259e2016-01-15 14:20:57 +0000225 * Accessor to set the byte corresponding to interrupt ID
226 * in GIC Re-distributor IPRIORITYR.
227 */
228void gicr_set_ipriorityr(uintptr_t base, unsigned int id, unsigned int pri)
229{
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100230 uint8_t val = pri & GIC_PRI_MASK;
231
232 mmio_write_8(base + GICR_IPRIORITYR + id, val);
Soby Mathew421259e2016-01-15 14:20:57 +0000233}
234
Jeenu Viswambharan4684bce2017-09-22 08:32:09 +0100235/*
236 * Accessor to set the bit fields corresponding to interrupt ID
237 * in GIC Re-distributor ICFGR0.
238 */
239void gicr_set_icfgr0(uintptr_t base, unsigned int id, unsigned int cfg)
240{
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +0000241 /* Interrupt configuration is a 2-bit field */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100242 unsigned int bit_num = id & ((1U << ICFGR_SHIFT) - 1U);
243 unsigned int bit_shift = bit_num << 1U;
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +0000244
Jeenu Viswambharan4684bce2017-09-22 08:32:09 +0100245 uint32_t reg_val = gicr_read_icfgr0(base);
246
247 /* Clear the field, and insert required configuration */
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +0000248 reg_val &= ~(GIC_CFG_MASK << bit_shift);
249 reg_val |= ((cfg & GIC_CFG_MASK) << bit_shift);
Jeenu Viswambharan4684bce2017-09-22 08:32:09 +0100250
251 gicr_write_icfgr0(base, reg_val);
252}
253
254/*
255 * Accessor to set the bit fields corresponding to interrupt ID
256 * in GIC Re-distributor ICFGR1.
257 */
258void gicr_set_icfgr1(uintptr_t base, unsigned int id, unsigned int cfg)
259{
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +0000260 /* Interrupt configuration is a 2-bit field */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100261 unsigned int bit_num = id & ((1U << ICFGR_SHIFT) - 1U);
262 unsigned int bit_shift = bit_num << 1U;
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +0000263
Jeenu Viswambharan4684bce2017-09-22 08:32:09 +0100264 uint32_t reg_val = gicr_read_icfgr1(base);
265
266 /* Clear the field, and insert required configuration */
Jeenu Viswambharanb6982c02018-03-22 08:57:52 +0000267 reg_val &= ~(GIC_CFG_MASK << bit_shift);
268 reg_val |= ((cfg & GIC_CFG_MASK) << bit_shift);
Jeenu Viswambharan4684bce2017-09-22 08:32:09 +0100269
270 gicr_write_icfgr1(base, reg_val);
271}
272
Achin Gupta92712a52015-09-03 14:18:02 +0100273/******************************************************************************
274 * This function marks the core as awake in the re-distributor and
275 * ensures that the interface is active.
276 *****************************************************************************/
277void gicv3_rdistif_mark_core_awake(uintptr_t gicr_base)
278{
279 /*
280 * The WAKER_PS_BIT should be changed to 0
281 * only when WAKER_CA_BIT is 1.
282 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100283 assert((gicr_read_waker(gicr_base) & WAKER_CA_BIT) != 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100284
285 /* Mark the connected core as awake */
286 gicr_write_waker(gicr_base, gicr_read_waker(gicr_base) & ~WAKER_PS_BIT);
287
288 /* Wait till the WAKER_CA_BIT changes to 0 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100289 while ((gicr_read_waker(gicr_base) & WAKER_CA_BIT) != 0U)
Achin Gupta92712a52015-09-03 14:18:02 +0100290 ;
291}
292
293
294/******************************************************************************
295 * This function marks the core as asleep in the re-distributor and ensures
296 * that the interface is quiescent.
297 *****************************************************************************/
298void gicv3_rdistif_mark_core_asleep(uintptr_t gicr_base)
299{
300 /* Mark the connected core as asleep */
301 gicr_write_waker(gicr_base, gicr_read_waker(gicr_base) | WAKER_PS_BIT);
302
303 /* Wait till the WAKER_CA_BIT changes to 1 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100304 while ((gicr_read_waker(gicr_base) & WAKER_CA_BIT) == 0U)
Achin Gupta92712a52015-09-03 14:18:02 +0100305 ;
306}
307
308
309/*******************************************************************************
310 * This function probes the Redistributor frames when the driver is initialised
311 * and saves their base addresses. These base addresses are used later to
312 * initialise each Redistributor interface.
313 ******************************************************************************/
314void gicv3_rdistif_base_addrs_probe(uintptr_t *rdistif_base_addrs,
315 unsigned int rdistif_num,
316 uintptr_t gicr_base,
317 mpidr_hash_fn mpidr_to_core_pos)
318{
Soby Mathewa0fedc42016-06-16 14:52:04 +0100319 u_register_t mpidr;
Achin Gupta92712a52015-09-03 14:18:02 +0100320 unsigned int proc_num;
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100321 uint64_t typer_val;
Achin Gupta92712a52015-09-03 14:18:02 +0100322 uintptr_t rdistif_base = gicr_base;
323
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100324 assert(rdistif_base_addrs != NULL);
Achin Gupta92712a52015-09-03 14:18:02 +0100325
326 /*
327 * Iterate over the Redistributor frames. Store the base address of each
328 * frame in the platform provided array. Use the "Processor Number"
329 * field to index into the array if the platform has not provided a hash
330 * function to convert an MPIDR (obtained from the "Affinity Value"
331 * field into a linear index.
332 */
333 do {
334 typer_val = gicr_read_typer(rdistif_base);
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100335 if (mpidr_to_core_pos != NULL) {
Achin Gupta92712a52015-09-03 14:18:02 +0100336 mpidr = mpidr_from_gicr_typer(typer_val);
337 proc_num = mpidr_to_core_pos(mpidr);
338 } else {
339 proc_num = (typer_val >> TYPER_PROC_NUM_SHIFT) &
340 TYPER_PROC_NUM_MASK;
341 }
342 assert(proc_num < rdistif_num);
343 rdistif_base_addrs[proc_num] = rdistif_base;
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100344 rdistif_base += (1U << GICR_PCPUBASE_SHIFT);
345 } while ((typer_val & TYPER_LAST_BIT) == 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100346}
347
348/*******************************************************************************
349 * Helper function to configure the default attributes of SPIs.
350 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100351void gicv3_spis_config_defaults(uintptr_t gicd_base)
Achin Gupta92712a52015-09-03 14:18:02 +0100352{
353 unsigned int index, num_ints;
354
355 num_ints = gicd_read_typer(gicd_base);
356 num_ints &= TYPER_IT_LINES_NO_MASK;
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100357 num_ints = (num_ints + 1U) << 5;
Achin Gupta92712a52015-09-03 14:18:02 +0100358
359 /*
360 * Treat all SPIs as G1NS by default. The number of interrupts is
361 * calculated as 32 * (IT_LINES + 1). We do 32 at a time.
362 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100363 for (index = MIN_SPI_ID; index < num_ints; index += 32U)
Achin Gupta92712a52015-09-03 14:18:02 +0100364 gicd_write_igroupr(gicd_base, index, ~0U);
365
366 /* Setup the default SPI priorities doing four at a time */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100367 for (index = MIN_SPI_ID; index < num_ints; index += 4U)
Achin Gupta92712a52015-09-03 14:18:02 +0100368 gicd_write_ipriorityr(gicd_base,
369 index,
370 GICD_IPRIORITYR_DEF_VAL);
371
372 /*
373 * Treat all SPIs as level triggered by default, write 16 at
374 * a time
375 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100376 for (index = MIN_SPI_ID; index < num_ints; index += 16U)
377 gicd_write_icfgr(gicd_base, index, 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100378}
379
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100380#if !ERROR_DEPRECATED
Achin Gupta92712a52015-09-03 14:18:02 +0100381/*******************************************************************************
382 * Helper function to configure secure G0 and G1S SPIs.
383 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100384void gicv3_secure_spis_config(uintptr_t gicd_base,
Achin Gupta92712a52015-09-03 14:18:02 +0100385 unsigned int num_ints,
386 const unsigned int *sec_intr_list,
387 unsigned int int_grp)
388{
389 unsigned int index, irq_num;
Soby Mathewa0fedc42016-06-16 14:52:04 +0100390 unsigned long long gic_affinity_val;
Achin Gupta92712a52015-09-03 14:18:02 +0100391
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000392 assert((int_grp == INTR_GROUP1S) || (int_grp == INTR_GROUP0));
Achin Gupta92712a52015-09-03 14:18:02 +0100393 /* If `num_ints` is not 0, ensure that `sec_intr_list` is not NULL */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100394 if (num_ints != 0U)
395 assert(sec_intr_list != NULL);
Achin Gupta92712a52015-09-03 14:18:02 +0100396
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100397 for (index = 0U; index < num_ints; index++) {
Achin Gupta92712a52015-09-03 14:18:02 +0100398 irq_num = sec_intr_list[index];
399 if (irq_num >= MIN_SPI_ID) {
400
401 /* Configure this interrupt as a secure interrupt */
402 gicd_clr_igroupr(gicd_base, irq_num);
403
404 /* Configure this interrupt as G0 or a G1S interrupt */
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000405 if (int_grp == INTR_GROUP1S)
Achin Gupta92712a52015-09-03 14:18:02 +0100406 gicd_set_igrpmodr(gicd_base, irq_num);
407 else
408 gicd_clr_igrpmodr(gicd_base, irq_num);
409
410 /* Set the priority of this interrupt */
Soby Mathew421259e2016-01-15 14:20:57 +0000411 gicd_set_ipriorityr(gicd_base,
Achin Gupta92712a52015-09-03 14:18:02 +0100412 irq_num,
413 GIC_HIGHEST_SEC_PRIORITY);
414
415 /* Target SPIs to the primary CPU */
416 gic_affinity_val =
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100417 gicd_irouter_val_from_mpidr(read_mpidr(), 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100418 gicd_write_irouter(gicd_base,
419 irq_num,
420 gic_affinity_val);
421
422 /* Enable this interrupt */
423 gicd_set_isenabler(gicd_base, irq_num);
424 }
425 }
426
427}
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100428#endif
Achin Gupta92712a52015-09-03 14:18:02 +0100429
430/*******************************************************************************
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100431 * Helper function to configure properties of secure SPIs
432 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100433unsigned int gicv3_secure_spis_config_props(uintptr_t gicd_base,
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100434 const interrupt_prop_t *interrupt_props,
435 unsigned int interrupt_props_num)
436{
437 unsigned int i;
438 const interrupt_prop_t *current_prop;
439 unsigned long long gic_affinity_val;
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100440 unsigned int ctlr_enable = 0U;
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100441
442 /* Make sure there's a valid property array */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100443 if (interrupt_props_num > 0U)
444 assert(interrupt_props != NULL);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100445
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100446 for (i = 0U; i < interrupt_props_num; i++) {
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100447 current_prop = &interrupt_props[i];
448
449 if (current_prop->intr_num < MIN_SPI_ID)
450 continue;
451
452 /* Configure this interrupt as a secure interrupt */
453 gicd_clr_igroupr(gicd_base, current_prop->intr_num);
454
455 /* Configure this interrupt as G0 or a G1S interrupt */
456 assert((current_prop->intr_grp == INTR_GROUP0) ||
457 (current_prop->intr_grp == INTR_GROUP1S));
458 if (current_prop->intr_grp == INTR_GROUP1S) {
459 gicd_set_igrpmodr(gicd_base, current_prop->intr_num);
460 ctlr_enable |= CTLR_ENABLE_G1S_BIT;
461 } else {
462 gicd_clr_igrpmodr(gicd_base, current_prop->intr_num);
463 ctlr_enable |= CTLR_ENABLE_G0_BIT;
464 }
465
466 /* Set interrupt configuration */
467 gicd_set_icfgr(gicd_base, current_prop->intr_num,
468 current_prop->intr_cfg);
469
470 /* Set the priority of this interrupt */
471 gicd_set_ipriorityr(gicd_base, current_prop->intr_num,
472 current_prop->intr_pri);
473
474 /* Target SPIs to the primary CPU */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100475 gic_affinity_val =
476 gicd_irouter_val_from_mpidr(read_mpidr(), 0U);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100477 gicd_write_irouter(gicd_base, current_prop->intr_num,
478 gic_affinity_val);
479
480 /* Enable this interrupt */
481 gicd_set_isenabler(gicd_base, current_prop->intr_num);
482 }
483
484 return ctlr_enable;
485}
486
487/*******************************************************************************
Achin Gupta92712a52015-09-03 14:18:02 +0100488 * Helper function to configure the default attributes of SPIs.
489 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100490void gicv3_ppi_sgi_config_defaults(uintptr_t gicr_base)
Achin Gupta92712a52015-09-03 14:18:02 +0100491{
492 unsigned int index;
493
494 /*
495 * Disable all SGIs (imp. def.)/PPIs before configuring them. This is a
496 * more scalable approach as it avoids clearing the enable bits in the
497 * GICD_CTLR
498 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100499 gicr_write_icenabler0(gicr_base, ~0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100500 gicr_wait_for_pending_write(gicr_base);
501
502 /* Treat all SGIs/PPIs as G1NS by default. */
503 gicr_write_igroupr0(gicr_base, ~0U);
504
505 /* Setup the default PPI/SGI priorities doing four at a time */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100506 for (index = 0U; index < MIN_SPI_ID; index += 4U)
Achin Gupta92712a52015-09-03 14:18:02 +0100507 gicr_write_ipriorityr(gicr_base,
508 index,
509 GICD_IPRIORITYR_DEF_VAL);
510
511 /* Configure all PPIs as level triggered by default */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100512 gicr_write_icfgr1(gicr_base, 0U);
Achin Gupta92712a52015-09-03 14:18:02 +0100513}
514
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100515#if !ERROR_DEPRECATED
Achin Gupta92712a52015-09-03 14:18:02 +0100516/*******************************************************************************
517 * Helper function to configure secure G0 and G1S SPIs.
518 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100519void gicv3_secure_ppi_sgi_config(uintptr_t gicr_base,
Achin Gupta92712a52015-09-03 14:18:02 +0100520 unsigned int num_ints,
521 const unsigned int *sec_intr_list,
522 unsigned int int_grp)
523{
524 unsigned int index, irq_num;
525
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000526 assert((int_grp == INTR_GROUP1S) || (int_grp == INTR_GROUP0));
Achin Gupta92712a52015-09-03 14:18:02 +0100527 /* If `num_ints` is not 0, ensure that `sec_intr_list` is not NULL */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100528 if (num_ints != 0U)
529 assert(sec_intr_list != NULL);
Achin Gupta92712a52015-09-03 14:18:02 +0100530
531 for (index = 0; index < num_ints; index++) {
532 irq_num = sec_intr_list[index];
533 if (irq_num < MIN_SPI_ID) {
534
535 /* Configure this interrupt as a secure interrupt */
536 gicr_clr_igroupr0(gicr_base, irq_num);
537
538 /* Configure this interrupt as G0 or a G1S interrupt */
Soby Mathew5c5c36b2015-12-03 14:12:54 +0000539 if (int_grp == INTR_GROUP1S)
Achin Gupta92712a52015-09-03 14:18:02 +0100540 gicr_set_igrpmodr0(gicr_base, irq_num);
541 else
542 gicr_clr_igrpmodr0(gicr_base, irq_num);
543
544 /* Set the priority of this interrupt */
Soby Mathew421259e2016-01-15 14:20:57 +0000545 gicr_set_ipriorityr(gicr_base,
Achin Gupta92712a52015-09-03 14:18:02 +0100546 irq_num,
547 GIC_HIGHEST_SEC_PRIORITY);
548
549 /* Enable this interrupt */
550 gicr_set_isenabler0(gicr_base, irq_num);
551 }
552 }
553}
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100554#endif
555
556/*******************************************************************************
557 * Helper function to configure properties of secure G0 and G1S PPIs and SGIs.
558 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100559unsigned int gicv3_secure_ppi_sgi_config_props(uintptr_t gicr_base,
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100560 const interrupt_prop_t *interrupt_props,
561 unsigned int interrupt_props_num)
562{
563 unsigned int i;
564 const interrupt_prop_t *current_prop;
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100565 unsigned int ctlr_enable = 0U;
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100566
567 /* Make sure there's a valid property array */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100568 if (interrupt_props_num > 0U)
569 assert(interrupt_props != NULL);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100570
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100571 for (i = 0U; i < interrupt_props_num; i++) {
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100572 current_prop = &interrupt_props[i];
573
574 if (current_prop->intr_num >= MIN_SPI_ID)
575 continue;
576
577 /* Configure this interrupt as a secure interrupt */
578 gicr_clr_igroupr0(gicr_base, current_prop->intr_num);
579
580 /* Configure this interrupt as G0 or a G1S interrupt */
581 assert((current_prop->intr_grp == INTR_GROUP0) ||
582 (current_prop->intr_grp == INTR_GROUP1S));
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000583 if (current_prop->intr_grp == INTR_GROUP1S) {
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100584 gicr_set_igrpmodr0(gicr_base, current_prop->intr_num);
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000585 ctlr_enable |= CTLR_ENABLE_G1S_BIT;
586 } else {
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100587 gicr_clr_igrpmodr0(gicr_base, current_prop->intr_num);
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000588 ctlr_enable |= CTLR_ENABLE_G0_BIT;
589 }
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100590
591 /* Set the priority of this interrupt */
592 gicr_set_ipriorityr(gicr_base, current_prop->intr_num,
593 current_prop->intr_pri);
594
595 /*
596 * Set interrupt configuration for PPIs. Configuration for SGIs
597 * are ignored.
598 */
599 if ((current_prop->intr_num >= MIN_PPI_ID) &&
600 (current_prop->intr_num < MIN_SPI_ID)) {
601 gicr_set_icfgr1(gicr_base, current_prop->intr_num,
602 current_prop->intr_cfg);
603 }
604
605 /* Enable this interrupt */
606 gicr_set_isenabler0(gicr_base, current_prop->intr_num);
607 }
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000608
609 return ctlr_enable;
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100610}