blob: 10b0a0b974e3b6fbba92457ff2e9f6fe193d4737 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Daniel Boulby60786e72021-10-22 11:37:34 +01002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00007#ifndef ARCH_HELPERS_H
8#define ARCH_HELPERS_H
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000010#include <cdefs.h>
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000011#include <stdbool.h>
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010012#include <stdint.h>
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010013#include <string.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010014
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <arch.h>
16
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010017/**********************************************************************
18 * Macros which create inline functions to read or write CPU system
19 * registers
20 *********************************************************************/
21
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000022#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090023static inline u_register_t read_ ## _name(void) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000024{ \
Masahiro Yamada6292d772018-02-02 21:19:17 +090025 u_register_t v; \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000026 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
27 return v; \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010028}
29
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000030#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090031static inline void write_ ## _name(u_register_t v) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000032{ \
33 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010034}
35
Roberto Vargasc51cdb72017-09-18 09:53:25 +010036#define SYSREG_WRITE_CONST(reg_name, v) \
37 __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v))
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010038
39/* Define read function for system register */
40#define DEFINE_SYSREG_READ_FUNC(_name) \
41 _DEFINE_SYSREG_READ_FUNC(_name, _name)
42
43/* Define read & write function for system register */
44#define DEFINE_SYSREG_RW_FUNCS(_name) \
45 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
46 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
47
48/* Define read & write function for renamed system register */
49#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
50 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
51 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
52
Achin Gupta92712a52015-09-03 14:18:02 +010053/* Define read function for renamed system register */
54#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
55 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
56
57/* Define write function for renamed system register */
58#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
59 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
60
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010061/**********************************************************************
62 * Macros to create inline functions for system instructions
63 *********************************************************************/
64
65/* Define function for simple system instruction */
66#define DEFINE_SYSOP_FUNC(_op) \
Juan Castillo2d552402014-06-13 17:05:10 +010067static inline void _op(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010068{ \
69 __asm__ (#_op); \
70}
71
Alexei Fedorovb8f26e92020-02-06 17:11:03 +000072/* Define function for system instruction with register parameter */
73#define DEFINE_SYSOP_PARAM_FUNC(_op) \
74static inline void _op(uint64_t v) \
75{ \
76 __asm__ (#_op " %0" : : "r" (v)); \
77}
78
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010079/* Define function for system instruction with type specifier */
80#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
Juan Castillo2d552402014-06-13 17:05:10 +010081static inline void _op ## _type(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010082{ \
Andre Przywara5c29cba2020-10-16 18:19:03 +010083 __asm__ (#_op " " #_type : : : "memory"); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010084}
85
86/* Define function for system instruction with register parameter */
87#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
88static inline void _op ## _type(uint64_t v) \
89{ \
90 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
91}
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
93/*******************************************************************************
94 * TLB maintenance accessor prototypes
95 ******************************************************************************/
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +000096
Soby Mathew16d006b2019-05-03 13:17:56 +010097#if ERRATA_A57_813419 || ERRATA_A76_1286807
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +000098/*
99 * Define function for TLBI instruction with type specifier that implements
Soby Mathew16d006b2019-05-03 13:17:56 +0100100 * the workaround for errata 813419 of Cortex-A57 or errata 1286807 of
101 * Cortex-A76.
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000102 */
Soby Mathew16d006b2019-05-03 13:17:56 +0100103#define DEFINE_TLBIOP_ERRATA_TYPE_FUNC(_type)\
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000104static inline void tlbi ## _type(void) \
105{ \
106 __asm__("tlbi " #_type "\n" \
107 "dsb ish\n" \
108 "tlbi " #_type); \
109}
110
111/*
112 * Define function for TLBI instruction with register parameter that implements
Soby Mathew16d006b2019-05-03 13:17:56 +0100113 * the workaround for errata 813419 of Cortex-A57 or errata 1286807 of
114 * Cortex-A76.
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000115 */
Soby Mathew16d006b2019-05-03 13:17:56 +0100116#define DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(_type) \
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000117static inline void tlbi ## _type(uint64_t v) \
118{ \
119 __asm__("tlbi " #_type ", %0\n" \
120 "dsb ish\n" \
121 "tlbi " #_type ", %0" : : "r" (v)); \
122}
123#endif /* ERRATA_A57_813419 */
124
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000125#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
126/*
127 * Define function for DC instruction with register parameter that enables
128 * the workaround for errata 819472, 824069 and 827319 of Cortex-A53.
129 */
130#define DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(_name, _type) \
131static inline void dc ## _name(uint64_t v) \
132{ \
133 __asm__("dc " #_type ", %0" : : "r" (v)); \
134}
135#endif /* ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319 */
136
Soby Mathew16d006b2019-05-03 13:17:56 +0100137#if ERRATA_A57_813419
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100138DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
139DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
140DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
141DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Soby Mathew16d006b2019-05-03 13:17:56 +0100142DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3)
143DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3is)
144DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
145#elif ERRATA_A76_1286807
146DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle1)
147DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle1is)
148DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle2)
149DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle2is)
150DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3)
151DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3is)
152DEFINE_TLBIOP_ERRATA_TYPE_FUNC(vmalle1)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000153#else
Soby Mathew16d006b2019-05-03 13:17:56 +0100154DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
155DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
156DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
157DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100158DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
159DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
160DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
Soby Mathew16d006b2019-05-03 13:17:56 +0100161#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100162
Soby Mathew16d006b2019-05-03 13:17:56 +0100163#if ERRATA_A57_813419
Antonio Nino Diazac998032017-02-27 17:23:54 +0000164DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
165DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
166DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
167DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Soby Mathew16d006b2019-05-03 13:17:56 +0100168DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae3is)
169DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale3is)
170#elif ERRATA_A76_1286807
171DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vaae1is)
172DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vaale1is)
173DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae2is)
174DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale2is)
175DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae3is)
176DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000177#else
Soby Mathew16d006b2019-05-03 13:17:56 +0100178DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
179DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
180DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
181DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000182DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is)
183DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000184#endif
Antonio Nino Diazac998032017-02-27 17:23:54 +0000185
Achin Gupta4f6ad662013-10-25 09:08:21 +0100186/*******************************************************************************
187 * Cache maintenance accessor prototypes
188 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100189DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
190DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000191#if ERRATA_A53_827319
192DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(csw, cisw)
193#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100194DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000195#endif
196#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
197DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvac, civac)
198#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100199DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000200#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100201DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
202DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000203#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
204DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvau, civac)
205#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100206DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000207#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100208DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
209
Varun Wadekar97625e32015-03-13 14:59:03 +0530210/*******************************************************************************
211 * Address translation accessor prototypes
212 ******************************************************************************/
213DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
214DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
215DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
216DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
Douglas Raillard77414632018-08-21 12:54:45 +0100217DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r)
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100218DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r)
Douglas Raillard77414632018-08-21 12:54:45 +0100219DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r)
Varun Wadekar97625e32015-03-13 14:59:03 +0530220
Alexei Fedorovb8f26e92020-02-06 17:11:03 +0000221/*******************************************************************************
222 * Strip Pointer Authentication Code
223 ******************************************************************************/
224DEFINE_SYSOP_PARAM_FUNC(xpaci)
225
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000226void flush_dcache_range(uintptr_t addr, size_t size);
Robert Wakim48e6b572021-10-21 15:39:56 +0100227void flush_dcache_to_popa_range(uintptr_t addr, size_t size);
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000228void clean_dcache_range(uintptr_t addr, size_t size);
229void inv_dcache_range(uintptr_t addr, size_t size);
Masahiro Yamada019b4f82020-04-02 15:35:19 +0900230bool is_dcache_enabled(void);
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000231
232void dcsw_op_louis(u_register_t op_type);
233void dcsw_op_all(u_register_t op_type);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100234
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100235void disable_mmu_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100236void disable_mmu_el3(void);
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600237void disable_mpu_el2(void);
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100238void disable_mmu_icache_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100239void disable_mmu_icache_el3(void);
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600240void disable_mpu_icache_el2(void);
Andrew Thoelke438c63a2014-04-28 12:06:18 +0100241
Achin Gupta4f6ad662013-10-25 09:08:21 +0100242/*******************************************************************************
243 * Misc. accessor prototypes
244 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +0100245
Roberto Vargasc51cdb72017-09-18 09:53:25 +0100246#define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val)
247#define write_daifset(val) SYSREG_WRITE_CONST(daifset, val)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100248
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000249DEFINE_SYSREG_RW_FUNCS(par_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100250DEFINE_SYSREG_READ_FUNC(id_pfr1_el1)
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000251DEFINE_SYSREG_READ_FUNC(id_aa64isar0_el1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000252DEFINE_SYSREG_READ_FUNC(id_aa64isar1_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100253DEFINE_SYSREG_READ_FUNC(id_aa64pfr0_el1)
Dimitris Papastamosb091eb92019-02-27 11:46:48 +0000254DEFINE_SYSREG_READ_FUNC(id_aa64pfr1_el1)
dp-armee3457b2017-05-23 09:32:49 +0100255DEFINE_SYSREG_READ_FUNC(id_aa64dfr0_el1)
Varun Wadekard1301a92019-01-23 09:41:28 -0800256DEFINE_SYSREG_READ_FUNC(id_afr0_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100257DEFINE_SYSREG_READ_FUNC(CurrentEl)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000258DEFINE_SYSREG_READ_FUNC(ctr_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100259DEFINE_SYSREG_RW_FUNCS(daif)
260DEFINE_SYSREG_RW_FUNCS(spsr_el1)
261DEFINE_SYSREG_RW_FUNCS(spsr_el2)
262DEFINE_SYSREG_RW_FUNCS(spsr_el3)
263DEFINE_SYSREG_RW_FUNCS(elr_el1)
264DEFINE_SYSREG_RW_FUNCS(elr_el2)
265DEFINE_SYSREG_RW_FUNCS(elr_el3)
Venkatesh Yadav Abbarapuf80014d2020-11-27 02:58:24 -0700266DEFINE_SYSREG_RW_FUNCS(mdccsr_el0)
267DEFINE_SYSREG_RW_FUNCS(dbgdtrrx_el0)
268DEFINE_SYSREG_RW_FUNCS(dbgdtrtx_el0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100269
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100270DEFINE_SYSOP_FUNC(wfi)
271DEFINE_SYSOP_FUNC(wfe)
272DEFINE_SYSOP_FUNC(sev)
273DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Soby Mathewed995662014-12-30 16:11:42 +0000274DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
Juan Castillo2e86cb12016-01-13 15:01:09 +0000275DEFINE_SYSOP_TYPE_FUNC(dmb, st)
276DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Soby Mathewed995662014-12-30 16:11:42 +0000277DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
Robert Wakim48e6b572021-10-21 15:39:56 +0100278DEFINE_SYSOP_TYPE_FUNC(dsb, osh)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100279DEFINE_SYSOP_TYPE_FUNC(dsb, nsh)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000280DEFINE_SYSOP_TYPE_FUNC(dsb, ishst)
Robert Wakim48e6b572021-10-21 15:39:56 +0100281DEFINE_SYSOP_TYPE_FUNC(dsb, oshst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000282DEFINE_SYSOP_TYPE_FUNC(dmb, oshld)
283DEFINE_SYSOP_TYPE_FUNC(dmb, oshst)
284DEFINE_SYSOP_TYPE_FUNC(dmb, osh)
285DEFINE_SYSOP_TYPE_FUNC(dmb, nshld)
286DEFINE_SYSOP_TYPE_FUNC(dmb, nshst)
287DEFINE_SYSOP_TYPE_FUNC(dmb, nsh)
288DEFINE_SYSOP_TYPE_FUNC(dmb, ishld)
Jeenu Viswambharan62505072017-09-22 08:32:09 +0100289DEFINE_SYSOP_TYPE_FUNC(dmb, ishst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000290DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100291DEFINE_SYSOP_FUNC(isb)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100292
Antonio Nino Diazb4e3e4b2018-11-23 15:04:01 +0000293static inline void enable_irq(void)
294{
295 /*
296 * The compiler memory barrier will prevent the compiler from
297 * scheduling non-volatile memory access after the write to the
298 * register.
299 *
300 * This could happen if some initialization code issues non-volatile
301 * accesses to an area used by an interrupt handler, in the assumption
302 * that it is safe as the interrupts are disabled at the time it does
303 * that (according to program order). However, non-volatile accesses
304 * are not necessarily in program order relatively with volatile inline
305 * assembly statements (and volatile accesses).
306 */
307 COMPILER_BARRIER();
308 write_daifclr(DAIF_IRQ_BIT);
309 isb();
310}
311
312static inline void enable_fiq(void)
313{
314 COMPILER_BARRIER();
315 write_daifclr(DAIF_FIQ_BIT);
316 isb();
317}
318
319static inline void enable_serror(void)
320{
321 COMPILER_BARRIER();
322 write_daifclr(DAIF_ABT_BIT);
323 isb();
324}
325
326static inline void enable_debug_exceptions(void)
327{
328 COMPILER_BARRIER();
329 write_daifclr(DAIF_DBG_BIT);
330 isb();
331}
332
333static inline void disable_irq(void)
334{
335 COMPILER_BARRIER();
336 write_daifset(DAIF_IRQ_BIT);
337 isb();
338}
339
340static inline void disable_fiq(void)
341{
342 COMPILER_BARRIER();
343 write_daifset(DAIF_FIQ_BIT);
344 isb();
345}
346
347static inline void disable_serror(void)
348{
349 COMPILER_BARRIER();
350 write_daifset(DAIF_ABT_BIT);
351 isb();
352}
353
354static inline void disable_debug_exceptions(void)
355{
356 COMPILER_BARRIER();
357 write_daifset(DAIF_DBG_BIT);
358 isb();
359}
360
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100361void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
362 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100363
364/*******************************************************************************
365 * System register accessor prototypes
366 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100367DEFINE_SYSREG_READ_FUNC(midr_el1)
368DEFINE_SYSREG_READ_FUNC(mpidr_el1)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000369DEFINE_SYSREG_READ_FUNC(id_aa64mmfr0_el1)
johpow013e24c162020-04-22 14:05:13 -0500370DEFINE_SYSREG_READ_FUNC(id_aa64mmfr1_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100371
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100372DEFINE_SYSREG_RW_FUNCS(scr_el3)
373DEFINE_SYSREG_RW_FUNCS(hcr_el2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100374
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100375DEFINE_SYSREG_RW_FUNCS(vbar_el1)
376DEFINE_SYSREG_RW_FUNCS(vbar_el2)
377DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100378
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100379DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
380DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
381DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100382
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100383DEFINE_SYSREG_RW_FUNCS(actlr_el1)
384DEFINE_SYSREG_RW_FUNCS(actlr_el2)
385DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100386
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100387DEFINE_SYSREG_RW_FUNCS(esr_el1)
388DEFINE_SYSREG_RW_FUNCS(esr_el2)
389DEFINE_SYSREG_RW_FUNCS(esr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100390
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100391DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
392DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
393DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100394
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100395DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
396DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
397DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100398
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100399DEFINE_SYSREG_RW_FUNCS(far_el1)
400DEFINE_SYSREG_RW_FUNCS(far_el2)
401DEFINE_SYSREG_RW_FUNCS(far_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100402
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100403DEFINE_SYSREG_RW_FUNCS(mair_el1)
404DEFINE_SYSREG_RW_FUNCS(mair_el2)
405DEFINE_SYSREG_RW_FUNCS(mair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100406
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100407DEFINE_SYSREG_RW_FUNCS(amair_el1)
408DEFINE_SYSREG_RW_FUNCS(amair_el2)
409DEFINE_SYSREG_RW_FUNCS(amair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100410
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100411DEFINE_SYSREG_READ_FUNC(rvbar_el1)
412DEFINE_SYSREG_READ_FUNC(rvbar_el2)
413DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100414
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100415DEFINE_SYSREG_RW_FUNCS(rmr_el1)
416DEFINE_SYSREG_RW_FUNCS(rmr_el2)
417DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100418
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100419DEFINE_SYSREG_RW_FUNCS(tcr_el1)
420DEFINE_SYSREG_RW_FUNCS(tcr_el2)
421DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100422
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100423DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
424DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
425DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100426
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100427DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100428
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000429DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
430
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100431DEFINE_SYSREG_RW_FUNCS(cptr_el2)
432DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100433
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100434DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
435DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000436DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
437DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2)
438DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100439DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
440DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
441DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000442DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
443DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0)
444DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100445DEFINE_SYSREG_READ_FUNC(cntpct_el0)
446DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100447
Manish Pandey5693afe2021-10-06 17:28:09 +0100448DEFINE_SYSREG_RW_FUNCS(vtcr_el2)
449
Antonio Nino Diazdc4ed3d2018-11-23 13:54:00 +0000450#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
451 CNTP_CTL_ENABLE_MASK)
452#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
453 CNTP_CTL_IMASK_MASK)
454#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
455 CNTP_CTL_ISTATUS_MASK)
456
457#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
458#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
459
460#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
461#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
462
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100463DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100464
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100465DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
466
Andrew Thoelke4e126072014-06-04 21:10:52 +0100467DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
468DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
469
Soby Mathew26fb90e2015-01-06 21:36:55 +0000470DEFINE_SYSREG_READ_FUNC(isr_el1)
471
David Cunado5f55e282016-10-31 17:37:34 +0000472DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100473DEFINE_SYSREG_RW_FUNCS(mdcr_el3)
David Cunadoc14b08e2016-11-25 00:21:59 +0000474DEFINE_SYSREG_RW_FUNCS(hstr_el2)
David Cunado4168f2f2017-10-02 17:41:39 +0100475DEFINE_SYSREG_RW_FUNCS(pmcr_el0)
David Cunado5f55e282016-10-31 17:37:34 +0000476
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000477/* GICv3 System Registers */
478
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100479DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
480DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
481DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
482DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100483DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100484DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000485DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100486DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
487DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
488DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
489DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
490DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
491DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
492DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100493DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000494DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100495
Alexei Fedorov7e6306b2020-07-14 08:17:56 +0100496DEFINE_RENAME_SYSREG_READ_FUNC(amcfgr_el0, AMCFGR_EL0)
497DEFINE_RENAME_SYSREG_READ_FUNC(amcgcr_el0, AMCGCR_EL0)
johpow01fa59c6f2020-10-02 13:41:11 -0500498DEFINE_RENAME_SYSREG_READ_FUNC(amcg1idr_el0, AMCG1IDR_EL0)
499DEFINE_RENAME_SYSREG_RW_FUNCS(amcr_el0, AMCR_EL0)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100500DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0)
501DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0)
502DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0)
503DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0)
504
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100505DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1)
506DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3)
507DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2)
508DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2)
509
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100510DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100511
David Cunadoce88eee2017-10-20 11:30:57 +0100512DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el3, ZCR_EL3)
513DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el2, ZCR_EL2)
514
johpow019baade32021-07-08 14:14:00 -0500515DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64smfr0_el1, ID_AA64SMFR0_EL1)
516DEFINE_RENAME_SYSREG_RW_FUNCS(smcr_el3, SMCR_EL3)
517
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000518DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1)
519DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1)
520
521DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1)
522DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1)
523DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1)
524DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1)
525DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1)
526DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1)
527
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000528/* Armv8.2 Registers */
529DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64mmfr2_el1, ID_AA64MMFR2_EL1)
530
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000531/* Armv8.3 Pointer Authentication Registers */
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000532DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeyhi_el1, APIAKeyHi_EL1)
533DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeylo_el1, APIAKeyLo_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000534
Daniel Boulby60786e72021-10-22 11:37:34 +0100535/* Armv8.4 Data Independent Timing Register */
536DEFINE_RENAME_SYSREG_RW_FUNCS(dit, DIT)
537
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100538/* Armv8.5 MTE Registers */
539DEFINE_RENAME_SYSREG_RW_FUNCS(tfsre0_el1, TFSRE0_EL1)
540DEFINE_RENAME_SYSREG_RW_FUNCS(tfsr_el1, TFSR_EL1)
541DEFINE_RENAME_SYSREG_RW_FUNCS(rgsr_el1, RGSR_EL1)
542DEFINE_RENAME_SYSREG_RW_FUNCS(gcr_el1, GCR_EL1)
543
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000544/* Armv8.5 FEAT_RNG Registers */
545DEFINE_SYSREG_READ_FUNC(rndr)
546DEFINE_SYSREG_READ_FUNC(rndrrs)
547
johpow01f91e59f2021-08-04 19:38:18 -0500548/* FEAT_HCX Register */
549DEFINE_RENAME_SYSREG_RW_FUNCS(hcrx_el2, HCRX_EL2)
550
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500551/* DynamIQ Shared Unit power management */
552DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpwrdn_el1, CLUSTERPWRDN_EL1)
553
Chris Kay03be39d2021-05-05 13:38:30 +0100554/* CPU Power/Performance Management registers */
555DEFINE_RENAME_SYSREG_RW_FUNCS(cpuppmcr_el3, CPUPPMCR_EL3)
556DEFINE_RENAME_SYSREG_RW_FUNCS(cpumpmmcr_el3, CPUMPMMCR_EL3)
557
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500558/* Armv9.2 RME Registers */
559DEFINE_RENAME_SYSREG_RW_FUNCS(gptbr_el3, GPTBR_EL3)
560DEFINE_RENAME_SYSREG_RW_FUNCS(gpccr_el3, GPCCR_EL3)
561
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100562#define IS_IN_EL(x) \
563 (GET_EL(read_CurrentEl()) == MODE_EL##x)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100564
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100565#define IS_IN_EL1() IS_IN_EL(1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000566#define IS_IN_EL2() IS_IN_EL(2)
Douglas Raillard77414632018-08-21 12:54:45 +0100567#define IS_IN_EL3() IS_IN_EL(3)
568
569static inline unsigned int get_current_el(void)
570{
571 return GET_EL(read_CurrentEl());
572}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100573
Masahiro Yamada8a6e9612020-03-26 13:18:48 +0900574static inline unsigned int get_current_el_maybe_constant(void)
575{
576#if defined(IMAGE_AT_EL1)
577 return 1;
578#elif defined(IMAGE_AT_EL2)
579 return 2; /* no use-case in TF-A */
580#elif defined(IMAGE_AT_EL3)
581 return 3;
582#else
583 /*
584 * If we do not know which exception level this is being built for
585 * (e.g. built for library), fall back to run-time detection.
586 */
587 return get_current_el();
588#endif
589}
590
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000591/*
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000592 * Check if an EL is implemented from AA64PFR0 register fields.
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000593 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000594static inline uint64_t el_implemented(unsigned int el)
595{
596 if (el > 3U) {
597 return EL_IMPL_NONE;
598 } else {
599 unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el;
600
601 return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK;
602 }
603}
604
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500605/*
606 * TLBIPAALLOS instruction
607 * (TLB Inivalidate GPT Information by PA,
608 * All Entries, Outer Shareable)
609 */
610static inline void tlbipaallos(void)
611{
612 __asm__("SYS #6,c8,c1,#4");
613}
614
615/*
Robert Wakim48e6b572021-10-21 15:39:56 +0100616 * Invalidate TLBs of GPT entries by Physical address, last level.
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500617 *
618 * @pa: the starting address for the range
619 * of invalidation
620 * @size: size of the range of invalidation
621 */
Robert Wakim48e6b572021-10-21 15:39:56 +0100622void gpt_tlbi_by_pa_ll(uint64_t pa, size_t size);
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500623
624
625/* Previously defined accessor functions with incomplete register names */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100626
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100627#define read_current_el() read_CurrentEl()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100628
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100629#define dsb() dsbsy()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100630
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100631#define read_midr() read_midr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100632
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100633#define read_mpidr() read_mpidr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100634
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100635#define read_scr() read_scr_el3()
636#define write_scr(_v) write_scr_el3(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100637
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100638#define read_hcr() read_hcr_el2()
639#define write_hcr(_v) write_hcr_el2(_v)
Sandrine Bailleux25232af2014-05-09 11:23:11 +0100640
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100641#define read_cpacr() read_cpacr_el1()
642#define write_cpacr(_v) write_cpacr_el1(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100643
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500644#define read_clusterpwrdn() read_clusterpwrdn_el1()
645#define write_clusterpwrdn(_v) write_clusterpwrdn_el1(_v)
646
Manish V Badarkhebde5c952020-07-14 14:43:12 +0100647#if ERRATA_SPECULATIVE_AT
648/*
649 * Assuming SCTLR.M bit is already enabled
650 * 1. Enable page table walk by clearing TCR_EL1.EPDx bits
651 * 2. Execute AT instruction for lower EL1/0
652 * 3. Disable page table walk by setting TCR_EL1.EPDx bits
653 */
654#define AT(_at_inst, _va) \
655{ \
656 assert((read_sctlr_el1() & SCTLR_M_BIT) != 0ULL); \
657 write_tcr_el1(read_tcr_el1() & ~(TCR_EPD0_BIT | TCR_EPD1_BIT)); \
658 isb(); \
659 _at_inst(_va); \
660 write_tcr_el1(read_tcr_el1() | (TCR_EPD0_BIT | TCR_EPD1_BIT)); \
661 isb(); \
662}
663#else
664#define AT(_at_inst, _va) _at_inst(_va);
665#endif
666
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000667#endif /* ARCH_HELPERS_H */