blob: aa26203120c5617394066248cc72567abd0671e5 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handley0cdebbd2015-03-30 17:15:16 +01002 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __ARCH_HELPERS_H__
32#define __ARCH_HELPERS_H__
33
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010034#include <arch.h> /* for additional register definitions */
35#include <cdefs.h> /* For __dead2 */
36#include <stdint.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010037
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010038/**********************************************************************
39 * Macros which create inline functions to read or write CPU system
40 * registers
41 *********************************************************************/
42
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000043#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
44static inline uint64_t read_ ## _name(void) \
45{ \
46 uint64_t v; \
47 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
48 return v; \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010049}
50
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000051#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
52static inline void write_ ## _name(uint64_t v) \
53{ \
54 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010055}
56
57#define _DEFINE_SYSREG_WRITE_CONST_FUNC(_name, _reg_name) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000058static inline void write_ ## _name(const uint64_t v) \
59{ \
60 __asm__ volatile ("msr " #_reg_name ", %0" : : "i" (v)); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010061}
62
63/* Define read function for system register */
64#define DEFINE_SYSREG_READ_FUNC(_name) \
65 _DEFINE_SYSREG_READ_FUNC(_name, _name)
66
67/* Define read & write function for system register */
68#define DEFINE_SYSREG_RW_FUNCS(_name) \
69 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
70 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
71
72/* Define read & write function for renamed system register */
73#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
74 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
75 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
76
Achin Gupta92712a52015-09-03 14:18:02 +010077/* Define read function for renamed system register */
78#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
79 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
80
81/* Define write function for renamed system register */
82#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
83 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
84
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010085/* Define write function for special system registers */
86#define DEFINE_SYSREG_WRITE_CONST_FUNC(_name) \
87 _DEFINE_SYSREG_WRITE_CONST_FUNC(_name, _name)
88
89
90/**********************************************************************
91 * Macros to create inline functions for system instructions
92 *********************************************************************/
93
94/* Define function for simple system instruction */
95#define DEFINE_SYSOP_FUNC(_op) \
Juan Castillo2d552402014-06-13 17:05:10 +010096static inline void _op(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010097{ \
98 __asm__ (#_op); \
99}
100
101/* Define function for system instruction with type specifier */
102#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
Juan Castillo2d552402014-06-13 17:05:10 +0100103static inline void _op ## _type(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100104{ \
105 __asm__ (#_op " " #_type); \
106}
107
108/* Define function for system instruction with register parameter */
109#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
110static inline void _op ## _type(uint64_t v) \
111{ \
112 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
113}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
115/*******************************************************************************
116 * TLB maintenance accessor prototypes
117 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100118DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
119DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
120DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
121DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
122DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
123DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
124DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100125
126/*******************************************************************************
127 * Cache maintenance accessor prototypes
128 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100129DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
130DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
131DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
132DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
133DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
134DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
135DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
136DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
137
Varun Wadekar97625e32015-03-13 14:59:03 +0530138/*******************************************************************************
139 * Address translation accessor prototypes
140 ******************************************************************************/
141DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
142DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
143DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
144DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
145
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100146void flush_dcache_range(uint64_t, uint64_t);
Achin Guptae9c4a642015-09-11 16:03:13 +0100147void clean_dcache_range(uint64_t, uint64_t);
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100148void inv_dcache_range(uint64_t, uint64_t);
149void dcsw_op_louis(uint32_t);
150void dcsw_op_all(uint32_t);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100151
Dan Handleya17fefa2014-05-14 12:38:32 +0100152void disable_mmu_el3(void);
153void disable_mmu_icache_el3(void);
Andrew Thoelke438c63a2014-04-28 12:06:18 +0100154
Achin Gupta4f6ad662013-10-25 09:08:21 +0100155/*******************************************************************************
156 * Misc. accessor prototypes
157 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +0100158
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100159DEFINE_SYSREG_WRITE_CONST_FUNC(daifset)
160DEFINE_SYSREG_WRITE_CONST_FUNC(daifclr)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100161
Varun Wadekar97625e32015-03-13 14:59:03 +0530162DEFINE_SYSREG_READ_FUNC(par_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100163DEFINE_SYSREG_READ_FUNC(id_pfr1_el1)
164DEFINE_SYSREG_READ_FUNC(id_aa64pfr0_el1)
165DEFINE_SYSREG_READ_FUNC(CurrentEl)
166DEFINE_SYSREG_RW_FUNCS(daif)
167DEFINE_SYSREG_RW_FUNCS(spsr_el1)
168DEFINE_SYSREG_RW_FUNCS(spsr_el2)
169DEFINE_SYSREG_RW_FUNCS(spsr_el3)
170DEFINE_SYSREG_RW_FUNCS(elr_el1)
171DEFINE_SYSREG_RW_FUNCS(elr_el2)
172DEFINE_SYSREG_RW_FUNCS(elr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100173
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100174DEFINE_SYSOP_FUNC(wfi)
175DEFINE_SYSOP_FUNC(wfe)
176DEFINE_SYSOP_FUNC(sev)
177DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Soby Mathewed995662014-12-30 16:11:42 +0000178DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
Juan Castillo2e86cb12016-01-13 15:01:09 +0000179DEFINE_SYSOP_TYPE_FUNC(dmb, st)
180DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Soby Mathewed995662014-12-30 16:11:42 +0000181DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
182DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100183DEFINE_SYSOP_FUNC(isb)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100184
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100185uint32_t get_afflvl_shift(uint32_t);
186uint32_t mpidr_mask_lower_afflvls(uint64_t, uint32_t);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100187
Achin Gupta4f6ad662013-10-25 09:08:21 +0100188
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100189void __dead2 eret(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
190 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
191void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
192 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100193
194/*******************************************************************************
195 * System register accessor prototypes
196 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100197DEFINE_SYSREG_READ_FUNC(midr_el1)
198DEFINE_SYSREG_READ_FUNC(mpidr_el1)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000199DEFINE_SYSREG_READ_FUNC(id_aa64mmfr0_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100200
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100201DEFINE_SYSREG_RW_FUNCS(scr_el3)
202DEFINE_SYSREG_RW_FUNCS(hcr_el2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100203
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100204DEFINE_SYSREG_RW_FUNCS(vbar_el1)
205DEFINE_SYSREG_RW_FUNCS(vbar_el2)
206DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100207
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100208DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
209DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
210DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100211
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100212DEFINE_SYSREG_RW_FUNCS(actlr_el1)
213DEFINE_SYSREG_RW_FUNCS(actlr_el2)
214DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100216DEFINE_SYSREG_RW_FUNCS(esr_el1)
217DEFINE_SYSREG_RW_FUNCS(esr_el2)
218DEFINE_SYSREG_RW_FUNCS(esr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100219
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100220DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
221DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
222DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100223
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100224DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
225DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
226DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100227
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100228DEFINE_SYSREG_RW_FUNCS(far_el1)
229DEFINE_SYSREG_RW_FUNCS(far_el2)
230DEFINE_SYSREG_RW_FUNCS(far_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100231
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100232DEFINE_SYSREG_RW_FUNCS(mair_el1)
233DEFINE_SYSREG_RW_FUNCS(mair_el2)
234DEFINE_SYSREG_RW_FUNCS(mair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100235
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100236DEFINE_SYSREG_RW_FUNCS(amair_el1)
237DEFINE_SYSREG_RW_FUNCS(amair_el2)
238DEFINE_SYSREG_RW_FUNCS(amair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100239
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100240DEFINE_SYSREG_READ_FUNC(rvbar_el1)
241DEFINE_SYSREG_READ_FUNC(rvbar_el2)
242DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100243
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100244DEFINE_SYSREG_RW_FUNCS(rmr_el1)
245DEFINE_SYSREG_RW_FUNCS(rmr_el2)
246DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100247
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100248DEFINE_SYSREG_RW_FUNCS(tcr_el1)
249DEFINE_SYSREG_RW_FUNCS(tcr_el2)
250DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100251
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100252DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
253DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
254DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100255
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100256DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100257
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000258DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
259
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100260DEFINE_SYSREG_RW_FUNCS(cptr_el2)
261DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100262
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100263DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
264DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
265DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
266DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
267DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
268DEFINE_SYSREG_READ_FUNC(cntpct_el0)
269DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100270
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100271DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100272
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100273DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
274
Andrew Thoelke4e126072014-06-04 21:10:52 +0100275DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
276DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
developer550bf5e2016-07-11 16:05:23 +0800277DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100278
Soby Mathew26fb90e2015-01-06 21:36:55 +0000279DEFINE_SYSREG_READ_FUNC(isr_el1)
280
Dan Handley0cdebbd2015-03-30 17:15:16 +0100281DEFINE_SYSREG_READ_FUNC(ctr_el0)
282
David Cunado5f55e282016-10-31 17:37:34 +0000283DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
David Cunadoc14b08e2016-11-25 00:21:59 +0000284DEFINE_SYSREG_RW_FUNCS(hstr_el2)
285DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
David Cunado5f55e282016-10-31 17:37:34 +0000286DEFINE_SYSREG_READ_FUNC(pmcr_el0)
287
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100288DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
289DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
290DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
291DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100292DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
293DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
294DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
295DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
296DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
297DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
298DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
299DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100300
Achin Gupta4f6ad662013-10-25 09:08:21 +0100301
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100302#define IS_IN_EL(x) \
303 (GET_EL(read_CurrentEl()) == MODE_EL##x)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100304
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100305#define IS_IN_EL1() IS_IN_EL(1)
306#define IS_IN_EL3() IS_IN_EL(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100307
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100308/* Previously defined accesor functions with incomplete register names */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100309
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100310#define read_current_el() read_CurrentEl()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100311
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100312#define dsb() dsbsy()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100313
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100314#define read_midr() read_midr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100315
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100316#define read_mpidr() read_mpidr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100317
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100318#define read_scr() read_scr_el3()
319#define write_scr(_v) write_scr_el3(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100320
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100321#define read_hcr() read_hcr_el2()
322#define write_hcr(_v) write_hcr_el2(_v)
Sandrine Bailleux25232af2014-05-09 11:23:11 +0100323
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100324#define read_cpacr() read_cpacr_el1()
325#define write_cpacr(_v) write_cpacr_el1(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100326
Achin Gupta4f6ad662013-10-25 09:08:21 +0100327#endif /* __ARCH_HELPERS_H__ */