blob: 1ad26e4feef69b62ad6eafba32ee3807da17d302 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diaz47a90642019-01-31 11:01:26 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <platform_def.h>
8
Sandrine Bailleuxc10bd2c2013-11-12 16:41:16 +00009#include <arch.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <common/bl_common.h>
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010011#include <el3_common_macros.S>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <lib/pmf/pmf_asm_macros.S>
13#include <lib/runtime_instr.h>
14#include <lib/xlat_tables/xlat_mmu_helpers.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010015
16 .globl bl31_entrypoint
Soby Mathewd0194872016-04-29 19:01:30 +010017 .globl bl31_warm_entrypoint
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
Achin Gupta4f6ad662013-10-25 09:08:21 +010019 /* -----------------------------------------------------
20 * bl31_entrypoint() is the cold boot entrypoint,
21 * executed only by the primary cpu.
22 * -----------------------------------------------------
23 */
24
Andrew Thoelke38bde412014-03-18 13:46:55 +000025func bl31_entrypoint
Vikram Kanigirida567432014-04-15 18:08:08 +010026 /* ---------------------------------------------------------------
Soby Mathew73308d02018-01-09 14:36:14 +000027 * Stash the previous bootloader arguments x0 - x3 for later use.
Vikram Kanigirida567432014-04-15 18:08:08 +010028 * ---------------------------------------------------------------
Sandrine Bailleuxc10bd2c2013-11-12 16:41:16 +000029 */
Vikram Kanigiria3a5e4a2014-05-15 18:27:15 +010030 mov x20, x0
31 mov x21, x1
Soby Mathew73308d02018-01-09 14:36:14 +000032 mov x22, x2
33 mov x23, x3
Sandrine Bailleuxc10bd2c2013-11-12 16:41:16 +000034
Louis Mayencourt81de7ab2019-03-22 16:33:23 +000035 /* --------------------------------------------------------------------
36 * If PIE is enabled, fixup the Global descriptor Table and dynamic
37 * relocations
38 * --------------------------------------------------------------------
39 */
40#if ENABLE_PIE
41 mov_imm x0, BL31_BASE
42 mov_imm x1, BL31_LIMIT
43 bl fixup_gdt_reloc
44#endif /* ENABLE_PIE */
45
46#if !RESET_TO_BL31
Harry Liebel4f603682014-01-14 18:11:48 +000047 /* ---------------------------------------------------------------------
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010048 * For !RESET_TO_BL31 systems, only the primary CPU ever reaches
49 * bl31_entrypoint() during the cold boot flow, so the cold/warm boot
50 * and primary/secondary CPU logic should not be executed in this case.
Harry Liebel4f603682014-01-14 18:11:48 +000051 *
David Cunadofee86532017-04-13 22:38:29 +010052 * Also, assume that the previous bootloader has already initialised the
53 * SCTLR_EL3, including the endianness, and has initialised the memory.
Harry Liebel4f603682014-01-14 18:11:48 +000054 * ---------------------------------------------------------------------
55 */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010056 el3_entrypoint_common \
David Cunadofee86532017-04-13 22:38:29 +010057 _init_sctlr=0 \
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010058 _warm_boot_mailbox=0 \
59 _secondary_cold_boot=0 \
60 _init_memory=0 \
61 _init_c_runtime=1 \
62 _exception_vectors=runtime_exceptions
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010063#else
Louis Mayencourt81de7ab2019-03-22 16:33:23 +000064
Sandrine Bailleux449dbd52015-06-02 17:19:43 +010065 /* ---------------------------------------------------------------------
66 * For RESET_TO_BL31 systems which have a programmable reset address,
67 * bl31_entrypoint() is executed only on the cold boot path so we can
68 * skip the warm boot mailbox mechanism.
69 * ---------------------------------------------------------------------
70 */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010071 el3_entrypoint_common \
David Cunadofee86532017-04-13 22:38:29 +010072 _init_sctlr=1 \
Sandrine Bailleux449dbd52015-06-02 17:19:43 +010073 _warm_boot_mailbox=!PROGRAMMABLE_RESET_ADDRESS \
Sandrine Bailleuxb21b02f2015-10-30 15:05:17 +000074 _secondary_cold_boot=!COLD_BOOT_SINGLE_CPU \
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010075 _init_memory=1 \
76 _init_c_runtime=1 \
77 _exception_vectors=runtime_exceptions
Jeenu Viswambharancaa84932014-02-06 10:36:15 +000078
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010079 /* ---------------------------------------------------------------------
Juan Castillo7d199412015-12-14 09:35:25 +000080 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010081 * there's no argument to relay from a previous bootloader. Zero the
82 * arguments passed to the platform layer to reflect that.
83 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +010084 */
Soby Mathew73308d02018-01-09 14:36:14 +000085 mov x20, 0
86 mov x21, 0
87 mov x22, 0
88 mov x23, 0
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010089#endif /* RESET_TO_BL31 */
Soby Mathew4e28c202018-10-14 08:09:22 +010090
91 /* --------------------------------------------------------------------
Antonio Nino Diaz47a90642019-01-31 11:01:26 +000092 * Perform BL31 setup
93 * --------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +010094 */
Soby Mathew73308d02018-01-09 14:36:14 +000095 mov x0, x20
96 mov x1, x21
97 mov x2, x22
98 mov x3, x23
Antonio Nino Diaz47a90642019-01-31 11:01:26 +000099 bl bl31_setup
100
Antonio Nino Diaz47a90642019-01-31 11:01:26 +0000101#if ENABLE_PAUTH
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100102 /* --------------------------------------------------------------------
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100103 * Program APIAKey_EL1 and enable pointer authentication
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100104 * --------------------------------------------------------------------
105 */
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100106 bl pauth_init_enable_el3
Antonio Nino Diaz47a90642019-01-31 11:01:26 +0000107#endif /* ENABLE_PAUTH */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100108
Antonio Nino Diaz47a90642019-01-31 11:01:26 +0000109 /* --------------------------------------------------------------------
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100110 * Jump to main function
Antonio Nino Diaz47a90642019-01-31 11:01:26 +0000111 * --------------------------------------------------------------------
Achin Guptab739f222014-01-18 16:50:09 +0000112 */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000113 bl bl31_main
Achin Guptab739f222014-01-18 16:50:09 +0000114
Antonio Nino Diaz47a90642019-01-31 11:01:26 +0000115 /* --------------------------------------------------------------------
Achin Guptae9c4a642015-09-11 16:03:13 +0100116 * Clean the .data & .bss sections to main memory. This ensures
117 * that any global data which was initialised by the primary CPU
118 * is visible to secondary CPUs before they enable their data
119 * caches and participate in coherency.
Antonio Nino Diaz47a90642019-01-31 11:01:26 +0000120 * --------------------------------------------------------------------
Achin Guptae9c4a642015-09-11 16:03:13 +0100121 */
122 adr x0, __DATA_START__
123 adr x1, __DATA_END__
124 sub x1, x1, x0
125 bl clean_dcache_range
126
127 adr x0, __BSS_START__
128 adr x1, __BSS_END__
129 sub x1, x1, x0
130 bl clean_dcache_range
131
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000132 b el3_exit
Kévin Petita877c252015-03-24 14:03:57 +0000133endfunc bl31_entrypoint
Soby Mathewd0194872016-04-29 19:01:30 +0100134
135 /* --------------------------------------------------------------------
136 * This CPU has been physically powered up. It is either resuming from
137 * suspend or has simply been turned on. In both cases, call the BL31
138 * warmboot entrypoint
139 * --------------------------------------------------------------------
140 */
141func bl31_warm_entrypoint
dp-arm3cac7862016-09-19 11:18:44 +0100142#if ENABLE_RUNTIME_INSTRUMENTATION
143
144 /*
145 * This timestamp update happens with cache off. The next
146 * timestamp collection will need to do cache maintenance prior
147 * to timestamp update.
148 */
Antonio Nino Diazf0b14cf2018-10-04 09:55:23 +0100149 pmf_calc_timestamp_addr rt_instr_svc, RT_INSTR_EXIT_HW_LOW_PWR
dp-arm3cac7862016-09-19 11:18:44 +0100150 mrs x1, cntpct_el0
151 str x1, [x0]
152#endif
153
Soby Mathewd0194872016-04-29 19:01:30 +0100154 /*
155 * On the warm boot path, most of the EL3 initialisations performed by
156 * 'el3_entrypoint_common' must be skipped:
157 *
158 * - Only when the platform bypasses the BL1/BL31 entrypoint by
David Cunadofee86532017-04-13 22:38:29 +0100159 * programming the reset address do we need to initialise SCTLR_EL3.
Soby Mathewd0194872016-04-29 19:01:30 +0100160 * In other cases, we assume this has been taken care by the
161 * entrypoint code.
162 *
163 * - No need to determine the type of boot, we know it is a warm boot.
164 *
165 * - Do not try to distinguish between primary and secondary CPUs, this
166 * notion only exists for a cold boot.
167 *
168 * - No need to initialise the memory or the C runtime environment,
169 * it has been done once and for all on the cold boot path.
170 */
171 el3_entrypoint_common \
David Cunadofee86532017-04-13 22:38:29 +0100172 _init_sctlr=PROGRAMMABLE_RESET_ADDRESS \
Soby Mathewd0194872016-04-29 19:01:30 +0100173 _warm_boot_mailbox=0 \
174 _secondary_cold_boot=0 \
175 _init_memory=0 \
176 _init_c_runtime=0 \
177 _exception_vectors=runtime_exceptions
178
Jeenu Viswambharan46144962017-01-05 10:37:21 +0000179 /*
180 * We're about to enable MMU and participate in PSCI state coordination.
181 *
182 * The PSCI implementation invokes platform routines that enable CPUs to
183 * participate in coherency. On a system where CPUs are not
Soby Mathew043fe9c2017-04-10 22:35:42 +0100184 * cache-coherent without appropriate platform specific programming,
185 * having caches enabled until such time might lead to coherency issues
186 * (resulting from stale data getting speculatively fetched, among
187 * others). Therefore we keep data caches disabled even after enabling
188 * the MMU for such platforms.
Jeenu Viswambharan46144962017-01-05 10:37:21 +0000189 *
Soby Mathew043fe9c2017-04-10 22:35:42 +0100190 * On systems with hardware-assisted coherency, or on single cluster
191 * platforms, such platform specific programming is not required to
192 * enter coherency (as CPUs already are); and there's no reason to have
193 * caches disabled either.
Soby Mathewd0194872016-04-29 19:01:30 +0100194 */
Soby Mathew043fe9c2017-04-10 22:35:42 +0100195#if HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100196 mov x0, xzr
197#else
198 mov x0, #DISABLE_DCACHE
Soby Mathew043fe9c2017-04-10 22:35:42 +0100199#endif
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100200 bl bl31_plat_enable_mmu
Soby Mathew043fe9c2017-04-10 22:35:42 +0100201
Alexei Fedorove71d26c2019-03-06 11:15:51 +0000202#if ENABLE_PAUTH
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100203 /* --------------------------------------------------------------------
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100204 * Program APIAKey_EL1 and enable pointer authentication
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100205 * --------------------------------------------------------------------
206 */
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100207 bl pauth_init_enable_el3
Alexei Fedorove71d26c2019-03-06 11:15:51 +0000208#endif /* ENABLE_PAUTH */
209
Soby Mathewd0194872016-04-29 19:01:30 +0100210 bl psci_warmboot_entrypoint
211
dp-arm3cac7862016-09-19 11:18:44 +0100212#if ENABLE_RUNTIME_INSTRUMENTATION
Antonio Nino Diazf0b14cf2018-10-04 09:55:23 +0100213 pmf_calc_timestamp_addr rt_instr_svc, RT_INSTR_EXIT_PSCI
dp-arm3cac7862016-09-19 11:18:44 +0100214 mov x19, x0
215
216 /*
217 * Invalidate before updating timestamp to ensure previous timestamp
218 * updates on the same cache line with caches disabled are properly
219 * seen by the same core. Without the cache invalidate, the core might
220 * write into a stale cache line.
221 */
222 mov x1, #PMF_TS_SIZE
223 mov x20, x30
224 bl inv_dcache_range
225 mov x30, x20
226
227 mrs x0, cntpct_el0
228 str x0, [x19]
229#endif
Soby Mathewd0194872016-04-29 19:01:30 +0100230 b el3_exit
231endfunc bl31_warm_entrypoint