blob: 21169f79cbfccbc4121708c5d7d72c952b509e72 [file] [log] [blame]
Hadi Asyrafiab1132f2019-10-22 10:31:45 +08001/*
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +08002 * Copyright (c) 2019-2022, Intel Corporation. All rights reserved.
Hadi Asyrafiab1132f2019-10-22 10:31:45 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef SOCFPGA_SIP_SVC_H
8#define SOCFPGA_SIP_SVC_H
9
10
11/* SiP status response */
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080012#define INTEL_SIP_SMC_STATUS_OK 0
13#define INTEL_SIP_SMC_STATUS_BUSY 0x1
14#define INTEL_SIP_SMC_STATUS_REJECTED 0x2
15#define INTEL_SIP_SMC_STATUS_NO_RESPONSE 0x3
16#define INTEL_SIP_SMC_STATUS_ERROR 0x4
17#define INTEL_SIP_SMC_RSU_ERROR 0x7
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +080018
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080019/* SiP mailbox error code */
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080020#define GENERIC_RESPONSE_ERROR 0x3FF
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080021
Sieu Mun Tang044ed482022-05-11 10:45:19 +080022/* SiP V2 command code range */
23#define INTEL_SIP_SMC_CMD_MASK 0xFFFF
24#define INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN 0x400
25#define INTEL_SIP_SMC_CMD_V2_RANGE_END 0x4FF
26
Sieu Mun Tang5d187c02022-05-10 23:26:57 +080027/* SiP V2 protocol header */
28#define INTEL_SIP_SMC_HEADER_JOB_ID_MASK 0xF
29#define INTEL_SIP_SMC_HEADER_JOB_ID_OFFSET 0U
30#define INTEL_SIP_SMC_HEADER_CID_MASK 0xF
31#define INTEL_SIP_SMC_HEADER_CID_OFFSET 4U
32#define INTEL_SIP_SMC_HEADER_VERSION_MASK 0xF
33#define INTEL_SIP_SMC_HEADER_VERSION_OFFSET 60U
34
Sieu Mun Tang044ed482022-05-11 10:45:19 +080035/* SMC SiP service function identifier for version 1 */
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080036
37/* FPGA Reconfig */
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080038#define INTEL_SIP_SMC_FPGA_CONFIG_START 0xC2000001
39#define INTEL_SIP_SMC_FPGA_CONFIG_WRITE 0x42000002
40#define INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE 0xC2000003
41#define INTEL_SIP_SMC_FPGA_CONFIG_ISDONE 0xC2000004
42#define INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM 0xC2000005
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080043
Sieu Mun Tang54064982022-04-28 22:40:58 +080044/* FPGA Bitstream Flag */
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080045#define FLAG_PARTIAL_CONFIG BIT(0)
46#define FLAG_AUTHENTICATION BIT(1)
47#define CONFIG_TEST_FLAG(_flag, _type) (((flag) & FLAG_##_type) \
48 == FLAG_##_type)
Sieu Mun Tang54064982022-04-28 22:40:58 +080049
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080050/* Secure Register Access */
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080051#define INTEL_SIP_SMC_REG_READ 0xC2000007
52#define INTEL_SIP_SMC_REG_WRITE 0xC2000008
53#define INTEL_SIP_SMC_REG_UPDATE 0xC2000009
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080054
55/* Remote System Update */
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080056#define INTEL_SIP_SMC_RSU_STATUS 0xC200000B
57#define INTEL_SIP_SMC_RSU_UPDATE 0xC200000C
58#define INTEL_SIP_SMC_RSU_NOTIFY 0xC200000E
59#define INTEL_SIP_SMC_RSU_RETRY_COUNTER 0xC200000F
60#define INTEL_SIP_SMC_RSU_DCMF_VERSION 0xC2000010
61#define INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION 0xC2000011
62#define INTEL_SIP_SMC_RSU_MAX_RETRY 0xC2000012
63#define INTEL_SIP_SMC_RSU_COPY_MAX_RETRY 0xC2000013
64#define INTEL_SIP_SMC_RSU_DCMF_STATUS 0xC2000014
65#define INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS 0xC2000015
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080066
Kris Chapline768dfa2021-06-25 11:31:52 +010067/* Hardware monitor */
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080068#define INTEL_SIP_SMC_HWMON_READTEMP 0xC2000020
69#define INTEL_SIP_SMC_HWMON_READVOLT 0xC2000021
70#define TEMP_CHANNEL_MAX (1 << 15)
71#define VOLT_CHANNEL_MAX (1 << 15)
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +080072
73/* ECC */
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080074#define INTEL_SIP_SMC_ECC_DBE 0xC200000D
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +080075
Sieu Mun Tanga34b8812022-03-17 03:11:55 +080076/* Generic Command */
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +080077#define INTEL_SIP_SMC_SERVICE_COMPLETED 0xC200001E
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080078#define INTEL_SIP_SMC_FIRMWARE_VERSION 0xC200001F
79#define INTEL_SIP_SMC_HPS_SET_BRIDGES 0xC2000032
80#define INTEL_SIP_SMC_GET_ROM_PATCH_SHA384 0xC2000040
Sieu Mun Tanga34b8812022-03-17 03:11:55 +080081
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080082#define SERVICE_COMPLETED_MODE_ASYNC 0x00004F4E
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +080083
Sieu Mun Tang2b8e0052022-04-27 18:57:29 +080084/* Mailbox Command */
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +080085#define INTEL_SIP_SMC_MBOX_SEND_CMD 0xC200003C
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080086#define INTEL_SIP_SMC_GET_USERCODE 0xC200003D
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080087
Sieu Mun Tang128d2a72022-05-11 09:49:25 +080088/* FPGA Crypto Services */
Sieu Mun Tangbd8da632022-09-28 15:58:28 +080089#define INTEL_SIP_SMC_FCS_RANDOM_NUMBER 0xC200005A
90#define INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT 0x4200008F
91#define INTEL_SIP_SMC_FCS_CRYPTION 0x4200005B
92#define INTEL_SIP_SMC_FCS_CRYPTION_EXT 0xC2000090
93#define INTEL_SIP_SMC_FCS_SERVICE_REQUEST 0x4200005C
94#define INTEL_SIP_SMC_FCS_SEND_CERTIFICATE 0x4200005D
95#define INTEL_SIP_SMC_FCS_GET_PROVISION_DATA 0x4200005E
96#define INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH 0xC200005F
97#define INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN 0xC2000064
98#define INTEL_SIP_SMC_FCS_CHIP_ID 0xC2000065
99#define INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY 0xC2000066
100#define INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS 0xC2000067
101#define INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT 0xC2000068
102#define INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD 0xC2000069
103#define INTEL_SIP_SMC_FCS_OPEN_CS_SESSION 0xC200006E
104#define INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION 0xC200006F
105#define INTEL_SIP_SMC_FCS_IMPORT_CS_KEY 0x42000070
106#define INTEL_SIP_SMC_FCS_EXPORT_CS_KEY 0xC2000071
107#define INTEL_SIP_SMC_FCS_REMOVE_CS_KEY 0xC2000072
108#define INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO 0xC2000073
109#define INTEL_SIP_SMC_FCS_AES_CRYPT_INIT 0xC2000074
110#define INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE 0x42000075
111#define INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE 0x42000076
112#define INTEL_SIP_SMC_FCS_GET_DIGEST_INIT 0xC2000077
113#define INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE 0xC2000078
114#define INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE 0xC2000079
115#define INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE 0x42000091
116#define INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE 0x42000092
117#define INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT 0xC200007A
118#define INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE 0xC200007B
119#define INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE 0xC200007C
120#define INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE 0x42000093
121#define INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE 0x42000094
122#define INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT 0xC200007D
123#define INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE 0xC200007F
124#define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT 0xC2000080
125#define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE 0xC2000081
126#define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE 0xC2000082
127#define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE 0x42000095
128#define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE 0x42000096
129#define INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT 0xC2000083
130#define INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE 0xC2000085
131#define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT 0xC2000086
132#define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE 0xC2000087
133#define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE 0xC2000088
134#define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE 0x42000097
135#define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE 0x42000098
136#define INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT 0xC2000089
137#define INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE 0xC200008B
138#define INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT 0xC200008C
139#define INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE 0xC200008E
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800140
Sieu Mun Tangdcaab772022-05-11 10:16:40 +0800141#define INTEL_SIP_SMC_FCS_SHA_MODE_MASK 0xF
142#define INTEL_SIP_SMC_FCS_DIGEST_SIZE_MASK 0xF
143#define INTEL_SIP_SMC_FCS_DIGEST_SIZE_OFFSET 4U
144#define INTEL_SIP_SMC_FCS_ECC_ALGO_MASK 0xF
145
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +0800146/* ECC DBE */
Sieu Mun Tangdcaab772022-05-11 10:16:40 +0800147#define WARM_RESET_WFI_FLAG BIT(31)
148#define SYSMGR_ECC_DBE_COLD_RST_MASK (SYSMGR_ECC_OCRAM_MASK |\
Sieu Mun Tange7a037f2022-05-10 17:18:19 +0800149 SYSMGR_ECC_DDR0_MASK |\
150 SYSMGR_ECC_DDR1_MASK)
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +0800151
Sieu Mun Tangf9cb6572022-04-27 18:24:06 +0800152/* Non-mailbox SMC Call */
Sieu Mun Tangdcaab772022-05-11 10:16:40 +0800153#define INTEL_SIP_SMC_SVC_VERSION 0xC2000200
Sieu Mun Tangf9cb6572022-04-27 18:24:06 +0800154
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800155/**
156 * SMC SiP service function identifier for version 2
157 * Command code from 0x400 ~ 0x4FF
158 */
159
160/* V2: Non-mailbox function identifier */
161#define INTEL_SIP_SMC_V2_GET_SVC_VERSION 0xC2000400
162#define INTEL_SIP_SMC_V2_REG_READ 0xC2000401
163#define INTEL_SIP_SMC_V2_REG_WRITE 0xC2000402
164#define INTEL_SIP_SMC_V2_REG_UPDATE 0xC2000403
165#define INTEL_SIP_SMC_V2_HPS_SET_BRIDGES 0xC2000404
166
Sieu Mun Tang5d187c02022-05-10 23:26:57 +0800167/* V2: Mailbox function identifier */
168#define INTEL_SIP_SMC_V2_MAILBOX_SEND_COMMAND 0xC2000420
169#define INTEL_SIP_SMC_V2_MAILBOX_POLL_RESPONSE 0xC2000421
170
Hadi Asyrafiab1132f2019-10-22 10:31:45 +0800171/* SMC function IDs for SiP Service queries */
Sieu Mun Tangdcaab772022-05-11 10:16:40 +0800172#define SIP_SVC_CALL_COUNT 0x8200ff00
173#define SIP_SVC_UID 0x8200ff01
174#define SIP_SVC_VERSION 0x8200ff03
Hadi Asyrafiab1132f2019-10-22 10:31:45 +0800175
176/* SiP Service Calls version numbers */
Sieu Mun Tangbd8da632022-09-28 15:58:28 +0800177/*
178 * Increase if there is any backward compatibility impact
179 */
180#define SIP_SVC_VERSION_MAJOR 2
181/*
182 * Increase if there is new SMC function ID being added
183 */
184#define SIP_SVC_VERSION_MINOR 1
Hadi Asyrafiab1132f2019-10-22 10:31:45 +0800185
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800186
187/* Structure Definitions */
188struct fpga_config_info {
189 uint32_t addr;
190 int size;
191 int size_written;
192 uint32_t write_requested;
193 int subblocks_sent;
194 int block_number;
195};
196
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800197typedef enum {
198 NO_REQUEST = 0,
199 RECONFIGURATION,
200 BITSTREAM_AUTH
201} config_type;
202
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800203/* Function Definitions */
Sieu Mun Tang128d2a72022-05-11 09:49:25 +0800204bool is_size_4_bytes_aligned(uint32_t size);
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800205bool is_address_in_ddr_range(uint64_t addr, uint64_t size);
206
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +0800207/* ECC DBE */
208bool cold_reset_for_ecc_dbe(void);
209uint32_t intel_ecc_dbe_notification(uint64_t dbe_value);
210
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800211/* Secure register access */
212uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval);
213uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
214 uint32_t *retval);
215uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
216 uint32_t val, uint32_t *retval);
217
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800218/* Miscellaneous HPS services */
219uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask);
220
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800221/* SiP Service handler for version 2 */
222uintptr_t sip_smc_handler_v2(uint32_t smc_fid,
223 u_register_t x1,
224 u_register_t x2,
225 u_register_t x3,
226 u_register_t x4,
227 void *cookie,
228 void *handle,
229 u_register_t flags);
230
Hadi Asyrafiab1132f2019-10-22 10:31:45 +0800231#endif /* SOCFPGA_SIP_SVC_H */