blob: 0f29863a9678a81b21b8ddeeb4fa41fce118c9d7 [file] [log] [blame]
Kumar Galafd83aa82008-07-25 13:31:05 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
Kumar Galafd83aa82008-07-25 13:31:05 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Galafd83aa82008-07-25 13:31:05 -05005 */
6
7/*
8 * mpc8536ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Kumar Galaa1c0a462010-05-21 04:14:49 -050014#include "../board/freescale/common/ics307_clk.h"
15
Wolfgang Denkdc25d152010-10-04 19:58:00 +020016#ifdef CONFIG_SDCARD
Mingkai Hua74e3952009-09-23 15:20:38 +080017#define CONFIG_RAMBOOT_SDCARD 1
Haijun.Zhangbb327932014-04-10 11:16:30 +080018#define CONFIG_SYS_TEXT_BASE 0xf8f40000
Kumar Galae727a362011-01-12 02:48:53 -060019#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Mingkai Hua74e3952009-09-23 15:20:38 +080020#endif
21
Wolfgang Denkdc25d152010-10-04 19:58:00 +020022#ifdef CONFIG_SPIFLASH
Mingkai Hua74e3952009-09-23 15:20:38 +080023#define CONFIG_RAMBOOT_SPIFLASH 1
Haijun.Zhangbb327932014-04-10 11:16:30 +080024#define CONFIG_SYS_TEXT_BASE 0xf8f40000
Kumar Galae727a362011-01-12 02:48:53 -060025#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026#endif
27
28#ifndef CONFIG_SYS_TEXT_BASE
Haijun.Zhangafdc3f52014-02-13 09:03:02 +080029#define CONFIG_SYS_TEXT_BASE 0xeff40000
Mingkai Hua74e3952009-09-23 15:20:38 +080030#endif
31
Kumar Galae727a362011-01-12 02:48:53 -060032#ifndef CONFIG_RESET_VECTOR_ADDRESS
33#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
34#endif
35
Haiying Wang31b90122010-11-10 15:37:13 -050036#ifndef CONFIG_SYS_MONITOR_BASE
37#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
38#endif
39
Kumar Galafd83aa82008-07-25 13:31:05 -050040/* High Level Configuration Options */
41#define CONFIG_BOOKE 1 /* BOOKE */
42#define CONFIG_E500 1 /* BOOKE e500 family */
Kumar Galafd83aa82008-07-25 13:31:05 -050043#define CONFIG_MPC8536 1
44#define CONFIG_MPC8536DS 1
45
Kumar Gala1a5ba5f2009-01-23 14:22:13 -060046#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Kumar Galafd83aa82008-07-25 13:31:05 -050047#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040048#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
49#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
50#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Galafd83aa82008-07-25 13:31:05 -050051#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000052#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Galafd83aa82008-07-25 13:31:05 -050053#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050054#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Galafd83aa82008-07-25 13:31:05 -050055
56#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
57
58#define CONFIG_TSEC_ENET /* tsec ethernet support */
59#define CONFIG_ENV_OVERWRITE
60
Kumar Galaa1c0a462010-05-21 04:14:49 -050061#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
62#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Galafd83aa82008-07-25 13:31:05 -050063#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Galafd83aa82008-07-25 13:31:05 -050064
65/*
66 * These can be toggled for performance analysis, otherwise use default.
67 */
68#define CONFIG_L2_CACHE /* toggle L2 cache */
69#define CONFIG_BTB /* toggle branch predition */
Kumar Galafd83aa82008-07-25 13:31:05 -050070
Andy Fleming6843a6e2008-10-30 16:51:33 -050071#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
72
Kumar Galafd83aa82008-07-25 13:31:05 -050073#define CONFIG_ENABLE_36BIT_PHYS 1
74
Kumar Galaee1ca7e2009-07-30 15:54:07 -050075#ifdef CONFIG_PHYS_64BIT
76#define CONFIG_ADDR_MAP 1
77#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
78#endif
79
Mingkai Hu90975312009-09-23 15:19:32 +080080#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
81#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -050082#define CONFIG_PANIC_HANG /* do not reset board on panic */
83
84/*
Mingkai Huc2a6dca2009-09-23 15:20:37 +080085 * Config the L2 Cache as L2 SRAM
86 */
87#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
88#ifdef CONFIG_PHYS_64BIT
89#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
90#else
91#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
92#endif
93#define CONFIG_SYS_L2_SIZE (512 << 10)
94#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
95
Timur Tabid8f341c2011-08-04 18:03:41 -050096#define CONFIG_SYS_CCSRBAR 0xffe00000
97#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Galafd83aa82008-07-25 13:31:05 -050098
Kumar Gala842aa5b2011-11-09 09:10:49 -060099#if defined(CONFIG_NAND_SPL)
Timur Tabid8f341c2011-08-04 18:03:41 -0500100#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800101#endif
102
Kumar Galafd83aa82008-07-25 13:31:05 -0500103/* DDR Setup */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500104#define CONFIG_VERY_BIG_RAM
York Sunf0626592013-09-30 09:22:09 -0700105#define CONFIG_SYS_FSL_DDR2
Kumar Galafd83aa82008-07-25 13:31:05 -0500106#undef CONFIG_FSL_DDR_INTERACTIVE
107#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
108#define CONFIG_DDR_SPD
Kumar Galafd83aa82008-07-25 13:31:05 -0500109
Dave Liud3ca1242008-10-28 17:53:38 +0800110#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Galafd83aa82008-07-25 13:31:05 -0500111#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
114#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galafd83aa82008-07-25 13:31:05 -0500115
116#define CONFIG_NUM_DDR_CONTROLLERS 1
117#define CONFIG_DIMM_SLOTS_PER_CTLR 1
118#define CONFIG_CHIP_SELECTS_PER_CTRL 2
119
120/* I2C addresses of SPD EEPROMs */
121#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500123
124/* These are used when DDR doesn't use SPD. */
Mingkai Hu90975312009-09-23 15:19:32 +0800125#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu90975312009-09-23 15:19:32 +0800127#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_DDR_TIMING_3 0x00000000
129#define CONFIG_SYS_DDR_TIMING_0 0x00260802
130#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
131#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
132#define CONFIG_SYS_DDR_MODE_1 0x00480432
133#define CONFIG_SYS_DDR_MODE_2 0x00000000
134#define CONFIG_SYS_DDR_INTERVAL 0x06180100
135#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
136#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
137#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
138#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu90975312009-09-23 15:19:32 +0800139#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Galafd83aa82008-07-25 13:31:05 -0500141
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
143#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
144#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Galafd83aa82008-07-25 13:31:05 -0500145
Kumar Galafd83aa82008-07-25 13:31:05 -0500146/* Make sure required options are set */
147#ifndef CONFIG_SPD_EEPROM
148#error ("CONFIG_SPD_EEPROM is required")
149#endif
150
151#undef CONFIG_CLOCKS_IN_MHZ
152
Kumar Galafd83aa82008-07-25 13:31:05 -0500153/*
154 * Memory map -- xxx -this is wrong, needs updating
155 *
156 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
157 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
158 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
159 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
160 *
161 * Localbus cacheable (TBD)
162 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
163 *
164 * Localbus non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500165 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500166 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500167 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500168 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
169 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
170 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
171 */
172
173/*
174 * Local Bus Definitions
175 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500177#ifdef CONFIG_PHYS_64BIT
178#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
179#else
Kumar Gala4be8b572008-12-02 14:19:34 -0600180#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500181#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500182
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800183#define CONFIG_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000184 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800185#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500186
Mingkai Hu90975312009-09-23 15:19:32 +0800187#define CONFIG_SYS_BR1_PRELIM \
188 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
189 | BR_PS_16 | BR_V)
Kumar Gala4be8b572008-12-02 14:19:34 -0600190#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500191
Mingkai Hu90975312009-09-23 15:19:32 +0800192#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
193 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Galafd83aa82008-07-25 13:31:05 -0500195#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
196
Mingkai Hu90975312009-09-23 15:19:32 +0800197#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
198#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu90975312009-09-23 15:19:32 +0800200#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
201#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500202
Masahiro Yamada0c5b8eb2014-06-04 10:26:50 +0900203#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800204#define CONFIG_SYS_RAMBOOT
Kumar Galab1dd51f2010-11-29 14:32:11 -0600205#define CONFIG_SYS_EXTRA_ENV_RELOC
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800206#else
207#undef CONFIG_SYS_RAMBOOT
208#endif
209
Kumar Galafd83aa82008-07-25 13:31:05 -0500210#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_FLASH_CFI
212#define CONFIG_SYS_FLASH_EMPTY_INFO
213#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Galafd83aa82008-07-25 13:31:05 -0500214
215#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
216
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000217#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Galafd83aa82008-07-25 13:31:05 -0500218#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
219#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500220#ifdef CONFIG_PHYS_64BIT
221#define PIXIS_BASE_PHYS 0xfffdf0000ull
222#else
Kumar Gala0f492b42008-12-02 14:19:33 -0600223#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500224#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500225
Kumar Gala0f492b42008-12-02 14:19:33 -0600226#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu90975312009-09-23 15:19:32 +0800227#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Galafd83aa82008-07-25 13:31:05 -0500228
229#define PIXIS_ID 0x0 /* Board ID at offset 0 */
230#define PIXIS_VER 0x1 /* Board version at offset 1 */
231#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
232#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
233#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
234#define PIXIS_PWR 0x5 /* PIXIS Power status register */
235#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
236#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
237#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
238#define PIXIS_VCTL 0x10 /* VELA Control Register */
239#define PIXIS_VSTAT 0x11 /* VELA Status Register */
240#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
241#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
242#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
243#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500244#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
245#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
246#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
247#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
248#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
249#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
250#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Galafd83aa82008-07-25 13:31:05 -0500251#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
252#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
253#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
254#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
255#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
256#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
257#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
258#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
259#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
260#define PIXIS_VWATCH 0x24 /* Watchdog Register */
261#define PIXIS_LED 0x25 /* LED Register */
262
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800263#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
264
Kumar Galafd83aa82008-07-25 13:31:05 -0500265/* old pixis referenced names */
266#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
267#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Matthew McClintock3cde72b2011-02-25 16:20:11 -0600268#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
Kumar Galafd83aa82008-07-25 13:31:05 -0500269
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_INIT_RAM_LOCK 1
271#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200272#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500273
Mingkai Hu90975312009-09-23 15:19:32 +0800274#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200275 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Galafd83aa82008-07-25 13:31:05 -0500277
Mingkai Hu90975312009-09-23 15:19:32 +0800278#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
279#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Galafd83aa82008-07-25 13:31:05 -0500280
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800281#ifndef CONFIG_NAND_SPL
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500282#define CONFIG_SYS_NAND_BASE 0xffa00000
283#ifdef CONFIG_PHYS_64BIT
284#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
285#else
286#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
287#endif
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800288#else
289#define CONFIG_SYS_NAND_BASE 0xfff00000
290#ifdef CONFIG_PHYS_64BIT
291#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
292#else
293#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
294#endif
295#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500296#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
297 CONFIG_SYS_NAND_BASE + 0x40000, \
298 CONFIG_SYS_NAND_BASE + 0x80000, \
299 CONFIG_SYS_NAND_BASE + 0xC0000}
300#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jin3a1e04f2008-10-31 05:07:04 -0500301#define CONFIG_CMD_NAND 1
302#define CONFIG_NAND_FSL_ELBC 1
303#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
304
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800305/* NAND boot: 4K NAND loader config */
306#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
Haijun.Zhangafdc3f52014-02-13 09:03:02 +0800307#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800308#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
309#define CONFIG_SYS_NAND_U_BOOT_START \
310 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
311#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
312#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
313#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
314
Jason Jin3a1e04f2008-10-31 05:07:04 -0500315/* NAND flash config */
Matthew McClintock48aab142011-04-05 14:39:33 -0500316#define CONFIG_SYS_NAND_BR_PRELIM \
Mingkai Hu90975312009-09-23 15:19:32 +0800317 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
318 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
319 | BR_PS_8 /* Port Size = 8 bit */ \
320 | BR_MS_FCM /* MSEL = FCM */ \
321 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500322#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Mingkai Hu90975312009-09-23 15:19:32 +0800323 | OR_FCM_PGS /* Large Page*/ \
324 | OR_FCM_CSCT \
325 | OR_FCM_CST \
326 | OR_FCM_CHT \
327 | OR_FCM_SCY_1 \
328 | OR_FCM_TRLX \
329 | OR_FCM_EHTR)
Jason Jin3a1e04f2008-10-31 05:07:04 -0500330
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800331#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
332#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintock48aab142011-04-05 14:39:33 -0500333#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
334#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500335
Mingkai Hu90975312009-09-23 15:19:32 +0800336#define CONFIG_SYS_BR4_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000337 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Mingkai Hu90975312009-09-23 15:19:32 +0800338 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
339 | BR_PS_8 /* Port Size = 8 bit */ \
340 | BR_MS_FCM /* MSEL = FCM */ \
341 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500342#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Hu90975312009-09-23 15:19:32 +0800343#define CONFIG_SYS_BR5_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000344 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
Mingkai Hu90975312009-09-23 15:19:32 +0800345 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
346 | BR_PS_8 /* Port Size = 8 bit */ \
347 | BR_MS_FCM /* MSEL = FCM */ \
348 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500349#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500350
Mingkai Hu90975312009-09-23 15:19:32 +0800351#define CONFIG_SYS_BR6_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000352 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
Mingkai Hu90975312009-09-23 15:19:32 +0800353 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
354 | BR_PS_8 /* Port Size = 8 bit */ \
355 | BR_MS_FCM /* MSEL = FCM */ \
356 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500357#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500358
Kumar Galafd83aa82008-07-25 13:31:05 -0500359/* Serial Port - controlled on board with jumper J8
360 * open - index 2
361 * shorted - index 1
362 */
363#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200364#define CONFIG_SYS_NS16550_SERIAL
365#define CONFIG_SYS_NS16550_REG_SIZE 1
366#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galaf2736232010-04-07 01:34:11 -0500367#ifdef CONFIG_NAND_SPL
368#define CONFIG_NS16550_MIN_FUNCTIONS
369#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500370
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Galafd83aa82008-07-25 13:31:05 -0500372 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
373
Mingkai Hu90975312009-09-23 15:19:32 +0800374#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
375#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Galafd83aa82008-07-25 13:31:05 -0500376
Kumar Galafd83aa82008-07-25 13:31:05 -0500377/*
Kumar Galafd83aa82008-07-25 13:31:05 -0500378 * I2C
379 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200380#define CONFIG_SYS_I2C
381#define CONFIG_SYS_I2C_FSL
382#define CONFIG_SYS_FSL_I2C_SPEED 400000
383#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
384#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
385#define CONFIG_SYS_FSL_I2C2_SPEED 400000
386#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
387#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
388#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Kumar Galafd83aa82008-07-25 13:31:05 -0500389
390/*
391 * I2C2 EEPROM
392 */
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200393#define CONFIG_ID_EEPROM
394#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200395#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Galafd83aa82008-07-25 13:31:05 -0500396#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
398#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
399#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500400
401/*
Xie Xiaobo8f3933e2011-10-03 12:18:39 -0700402 * eSPI - Enhanced SPI
403 */
404#define CONFIG_HARD_SPI
Xie Xiaobo8f3933e2011-10-03 12:18:39 -0700405
406#if defined(CONFIG_SPI_FLASH)
Xie Xiaobo8f3933e2011-10-03 12:18:39 -0700407#define CONFIG_SF_DEFAULT_SPEED 10000000
408#define CONFIG_SF_DEFAULT_MODE 0
409#endif
410
411/*
Kumar Galafd83aa82008-07-25 13:31:05 -0500412 * General PCI
413 * Memory space is mapped 1-1, but I/O space must start from 0.
414 */
415
Kumar Galaef43b6e2008-12-02 16:08:39 -0600416#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500417#ifdef CONFIG_PHYS_64BIT
418#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
419#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
420#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600421#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
422#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500423#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200424#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500425#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
426#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
427#ifdef CONFIG_PHYS_64BIT
428#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
429#else
430#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
431#endif
432#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500433
434/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600435#define CONFIG_SYS_PCIE1_NAME "Slot 1"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600436#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500437#ifdef CONFIG_PHYS_64BIT
438#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
439#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
440#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600441#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600442#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500443#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200444#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600445#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500446#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
447#ifdef CONFIG_PHYS_64BIT
448#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
449#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200450#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500451#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200452#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500453
454/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600455#define CONFIG_SYS_PCIE2_NAME "Slot 2"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600456#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500457#ifdef CONFIG_PHYS_64BIT
458#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
459#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
460#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600461#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600462#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500463#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200464#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600465#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500466#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
467#ifdef CONFIG_PHYS_64BIT
468#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
469#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200470#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500471#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500473
474/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600475#define CONFIG_SYS_PCIE3_NAME "Slot 3"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600476#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500477#ifdef CONFIG_PHYS_64BIT
478#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
479#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
480#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600481#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600482#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500483#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200484#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600485#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500486#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
487#ifdef CONFIG_PHYS_64BIT
488#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
489#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200490#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500491#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200492#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500493
494#if defined(CONFIG_PCI)
Kumar Galafd83aa82008-07-25 13:31:05 -0500495/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600496#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500497
498/*PCI video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600499/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Galafd83aa82008-07-25 13:31:05 -0500500
501/* video */
Kumar Galafd83aa82008-07-25 13:31:05 -0500502
503#if defined(CONFIG_VIDEO)
504#define CONFIG_BIOSEMU
Kumar Galafd83aa82008-07-25 13:31:05 -0500505#define CONFIG_ATI_RADEON_FB
506#define CONFIG_VIDEO_LOGO
Kumar Gala60ff4642008-12-02 16:08:40 -0600507#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500508#endif
509
510#undef CONFIG_EEPRO100
511#undef CONFIG_TULIP
Kumar Galafd83aa82008-07-25 13:31:05 -0500512
Kumar Galafd83aa82008-07-25 13:31:05 -0500513#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600514 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
515 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Galafd83aa82008-07-25 13:31:05 -0500516 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
517#endif
518
519#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
520
521#endif /* CONFIG_PCI */
522
523/* SATA */
524#define CONFIG_LIBATA
525#define CONFIG_FSL_SATA
526
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200527#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Galafd83aa82008-07-25 13:31:05 -0500528#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200529#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
530#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500531#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200532#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
533#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500534
535#ifdef CONFIG_FSL_SATA
536#define CONFIG_LBA48
537#define CONFIG_CMD_SATA
538#define CONFIG_DOS_PARTITION
Kumar Galafd83aa82008-07-25 13:31:05 -0500539#endif
540
541#if defined(CONFIG_TSEC_ENET)
542
Kumar Galafd83aa82008-07-25 13:31:05 -0500543#define CONFIG_MII 1 /* MII PHY management */
544#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
545#define CONFIG_TSEC1 1
546#define CONFIG_TSEC1_NAME "eTSEC1"
547#define CONFIG_TSEC3 1
548#define CONFIG_TSEC3_NAME "eTSEC3"
549
Jason Jin21181fd2008-10-10 11:41:00 +0800550#define CONFIG_FSL_SGMII_RISER 1
551#define SGMII_RISER_PHY_OFFSET 0x1c
552
Kumar Galafd83aa82008-07-25 13:31:05 -0500553#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
554#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
555
556#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
557#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
558
559#define TSEC1_PHYIDX 0
560#define TSEC3_PHYIDX 0
561
562#define CONFIG_ETHPRIME "eTSEC1"
563
564#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
565
566#endif /* CONFIG_TSEC_ENET */
567
568/*
569 * Environment
570 */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800571
572#if defined(CONFIG_SYS_RAMBOOT)
Masahiro Yamada0c5b8eb2014-06-04 10:26:50 +0900573#if defined(CONFIG_RAMBOOT_SPIFLASH)
Xie Xiaobo93c08de2011-10-03 12:54:21 -0700574#define CONFIG_ENV_IS_IN_SPI_FLASH
575#define CONFIG_ENV_SPI_BUS 0
576#define CONFIG_ENV_SPI_CS 0
577#define CONFIG_ENV_SPI_MAX_HZ 10000000
578#define CONFIG_ENV_SPI_MODE 0
579#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
580#define CONFIG_ENV_OFFSET 0xF0000
581#define CONFIG_ENV_SECT_SIZE 0x10000
582#elif defined(CONFIG_RAMBOOT_SDCARD)
583#define CONFIG_ENV_IS_IN_MMC
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000584#define CONFIG_FSL_FIXED_MMC_LOCATION
Xie Xiaobo93c08de2011-10-03 12:54:21 -0700585#define CONFIG_ENV_SIZE 0x2000
586#define CONFIG_SYS_MMC_ENV_DEV 0
587#else
Mingkai Hua74e3952009-09-23 15:20:38 +0800588 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
589 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
590 #define CONFIG_ENV_SIZE 0x2000
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800591#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500592#else
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800593 #define CONFIG_ENV_IS_IN_FLASH 1
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800594 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800595 #define CONFIG_ENV_SIZE 0x2000
596 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500597#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500598
599#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200600#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Galafd83aa82008-07-25 13:31:05 -0500601
602/*
603 * Command line configuration.
604 */
Kumar Galafd83aa82008-07-25 13:31:05 -0500605#define CONFIG_CMD_IRQ
Kumar Gala489675d2008-09-22 23:40:42 -0500606#define CONFIG_CMD_IRQ
Becky Bruceee888da2010-06-17 11:37:25 -0500607#define CONFIG_CMD_REGINFO
Kumar Galafd83aa82008-07-25 13:31:05 -0500608
609#if defined(CONFIG_PCI)
610#define CONFIG_CMD_PCI
Kumar Galafd83aa82008-07-25 13:31:05 -0500611#endif
612
613#undef CONFIG_WATCHDOG /* watchdog disabled */
614
Andy Fleming6843a6e2008-10-30 16:51:33 -0500615#define CONFIG_MMC 1
616
617#ifdef CONFIG_MMC
618#define CONFIG_FSL_ESDHC
619#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Andy Fleming6843a6e2008-10-30 16:51:33 -0500620#define CONFIG_GENERIC_MMC
Fanzc6f976fe2011-10-03 12:18:42 -0700621#endif
622
623/*
624 * USB
625 */
ramneek mehresh3d339632012-04-18 19:39:53 +0000626#define CONFIG_HAS_FSL_MPH_USB
627#ifdef CONFIG_HAS_FSL_MPH_USB
Fanzc6f976fe2011-10-03 12:18:42 -0700628#define CONFIG_USB_EHCI
629
630#ifdef CONFIG_USB_EHCI
Fanzc6f976fe2011-10-03 12:18:42 -0700631#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
632#define CONFIG_USB_EHCI_FSL
Fanzc6f976fe2011-10-03 12:18:42 -0700633#endif
ramneek mehresh3d339632012-04-18 19:39:53 +0000634#endif
Fanzc6f976fe2011-10-03 12:18:42 -0700635
636#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
Andy Fleming6843a6e2008-10-30 16:51:33 -0500637#define CONFIG_DOS_PARTITION
638#endif
639
Kumar Galafd83aa82008-07-25 13:31:05 -0500640/*
641 * Miscellaneous configurable options
642 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200643#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mingkai Hu90975312009-09-23 15:19:32 +0800644#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500645#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200646#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galafd83aa82008-07-25 13:31:05 -0500647#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200648#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500649#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200650#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500651#endif
Mingkai Hu90975312009-09-23 15:19:32 +0800652#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
653 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200654#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Mingkai Hu90975312009-09-23 15:19:32 +0800655#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500656
657/*
658 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500659 * have to be in the first 64 MB of memory, since this is
Kumar Galafd83aa82008-07-25 13:31:05 -0500660 * the maximum mapped by the Linux kernel during initialization.
661 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500662#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
663#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500664
Kumar Galafd83aa82008-07-25 13:31:05 -0500665#if defined(CONFIG_CMD_KGDB)
666#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galafd83aa82008-07-25 13:31:05 -0500667#endif
668
669/*
670 * Environment Configuration
671 */
672
673/* The mac addresses for all ethernet interface */
674#if defined(CONFIG_TSEC_ENET)
675#define CONFIG_HAS_ETH0
Kumar Galafd83aa82008-07-25 13:31:05 -0500676#define CONFIG_HAS_ETH1
Kumar Galafd83aa82008-07-25 13:31:05 -0500677#define CONFIG_HAS_ETH2
Kumar Galafd83aa82008-07-25 13:31:05 -0500678#define CONFIG_HAS_ETH3
Kumar Galafd83aa82008-07-25 13:31:05 -0500679#endif
680
681#define CONFIG_IPADDR 192.168.1.254
682
683#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000684#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000685#define CONFIG_BOOTFILE "uImage"
Mingkai Hu90975312009-09-23 15:19:32 +0800686#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Galafd83aa82008-07-25 13:31:05 -0500687
688#define CONFIG_SERVERIP 192.168.1.1
689#define CONFIG_GATEWAYIP 192.168.1.1
690#define CONFIG_NETMASK 255.255.255.0
691
692/* default location for tftp and bootm */
693#define CONFIG_LOADADDR 1000000
694
Kumar Galafd83aa82008-07-25 13:31:05 -0500695#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
696
697#define CONFIG_BAUDRATE 115200
698
699#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200700"netdev=eth0\0" \
701"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
702"tftpflash=tftpboot $loadaddr $uboot; " \
703 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
704 " +$filesize; " \
705 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
706 " +$filesize; " \
707 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
708 " $filesize; " \
709 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
710 " +$filesize; " \
711 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
712 " $filesize\0" \
713"consoledev=ttyS0\0" \
714"ramdiskaddr=2000000\0" \
715"ramdiskfile=8536ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500716"fdtaddr=1e00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200717"fdtfile=8536ds/mpc8536ds.dtb\0" \
718"bdev=sda3\0" \
719"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
Kumar Galafd83aa82008-07-25 13:31:05 -0500720
721#define CONFIG_HDBOOT \
722 "setenv bootargs root=/dev/$bdev rw " \
723 "console=$consoledev,$baudrate $othbootargs;" \
724 "tftp $loadaddr $bootfile;" \
725 "tftp $fdtaddr $fdtfile;" \
726 "bootm $loadaddr - $fdtaddr"
727
728#define CONFIG_NFSBOOTCOMMAND \
729 "setenv bootargs root=/dev/nfs rw " \
730 "nfsroot=$serverip:$rootpath " \
731 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
732 "console=$consoledev,$baudrate $othbootargs;" \
733 "tftp $loadaddr $bootfile;" \
734 "tftp $fdtaddr $fdtfile;" \
735 "bootm $loadaddr - $fdtaddr"
736
737#define CONFIG_RAMBOOTCOMMAND \
738 "setenv bootargs root=/dev/ram rw " \
739 "console=$consoledev,$baudrate $othbootargs;" \
740 "tftp $ramdiskaddr $ramdiskfile;" \
741 "tftp $loadaddr $bootfile;" \
742 "tftp $fdtaddr $fdtfile;" \
743 "bootm $loadaddr $ramdiskaddr $fdtaddr"
744
745#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
746
747#endif /* __CONFIG_H */